Claims
- 1. In a method forming a stack trench capacitor in a vertical trench in a semiconductor substrate, the capacitor having a first layer of insulating material which includes a contact window for coupling the capacitor to a transistor, a method of forming a first electrode of the capacitor comprising the steps of:
- forming a first electrode layer of conductive material disposed on the first layer of insulation material and bounding the vertical trench provided in the semiconductor substrate, the electrode of conductive material having a protrusion portion extending to the window in the first layer of insulation material but in vertically spaced relation to a top surface of the semiconductor substrate;
- forming a second electrode layer of conductive material disposed on the first electrode layer of conductive material in overlying relationship along the extent of the first electrode layer of conductive material, the second electrode layer of conductive material engaging the first electrode layer of conductive material along the length of said protrusion portion thereof, the second electrode layer being further disposed in engagement with the window end of the first layer of insulation material and extending upwardly to the top surface of the semiconductor substrate to define an electrode contact portion at the window.
- 2. The method of claim 1 further comprising the step of forming a second layer of insulation material within the vertical trench provided in the semiconductor substrate and disposed in inwardly spaced relationship with respect to the first layer of insulation material, the second layer of insulation material covering the complete extent of the vertical trench.
- 3. Method of manufacturing semiconductor integrated circuit device comprising the steps of:
- forming a semiconductor substrate of a first conductivity type;
- forming a plurality of vertical trenches extending into the substrate from a top surface thereof and disposed in spaced relationship with respect to each other;
- forming a plurality of memory cells respectively corresponding to the plurality of vertical trenches, each of said memory cells including a capacitor and a field-effect transistor and being associated with a respective one of said plurality of vertical trenches including the steps of:
- forming a first layer of insulation material bounding the vertical trench included in each of the memory cells, the first layer of insulation material on one side of the vertical trench terminating below the t of said semiconductor substrate for defining one end portion of said first layer of insulation material below and in vertically spaced relation to the top surface of said semiconductor substrate;
- forming a second layer of insulation material within the vertical trench including each of the memory cells and disposed in inwardly spaced relation to said first layer of insulation material, said second layer of insulation material covering the complete extent of the vertical trench;
- forming a first electrode having a first layer of conductive material disposed on the first layer of insulation material and bounding the vertical trench included in each of the memory cells, the first layer of conductive material having a protrusion portion extending above said one end portion of the first layer of insulation material, but in vertically spaced relation to the top surface of said semiconductor substrate;
- forming a second layer of conductive material for said first electrode disposed on the first layer of conductive material in overlying relationship along the extent of said first layer of conductive material, the second layer of conductive material engaging the first layer of conductive material along the length of said protrusion proportion thereof, the second layer being further disposed in engagement with said one end of the first layer of insulation material and extending upwardly to the top surface of said semiconductor substrate to define an electrode contact portion above the one end of said first layer of insulation material;
- forming conductive material for filling the space in the vertical trench within the second layer of insulation material and providing a second electrode;
- forming an electrical connection between each of said field-effect transistors to the trench capacitor corresponding thereto in providing a memory cell via said electrode contact portion of said electrode layer of said first electrode of said trench capacitor.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-141451 |
May 1991 |
JPX |
|
Parent Case Info
This is a division, of application Ser. No. 07/883,502 filed May 15, 1992 U.S. Pat. No. 5,563,433
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5135883 |
Bae et al. |
Aug 1992 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
883502 |
May 1992 |
|