Claims
- 1. An iridium oxide local interconnect method for a ferroelectric memory cell including a transistor and a ferroelectric capacitor, the method comprising the steps of:
- (a) forming a conductive layer that extends from a source/drain contact of the transistor proximate to, but not making contact with, an electrode contact of the ferroelectric capacitor; and
- (b) forming an iridium oxide local interconnect on an upper surface of the conductive layer, the iridium oxide local interconnect extending from the source/drain contact of the transistor to the electrode contact of the ferroelectric capacitor.
- 2. The method of claim 1 further comprising the step of laterally terminating an end of the conductive layer not less than one-half micron from the electrode contact of the ferroelectric capacitor.
- 3. The method of claim 1 in which the step of forming the conductive layer comprises the step of forming a conductive layer having a titanium nitride bottom layer and an iridium top layer.
- 4. The method of claim 1 in which the step of forming the conductive layer comprises the step of forming a titanium nitride conductive layer.
- 5. The method of claim 1 further comprising the step of depositing an oxide layer on an upper surface of the ferroelectric memory cell and annealing the ferroelectric memory cell after forming the iridium oxide local interconnect.
- 6. The method of claim 5 in which the annealing step comprises the step of annealing the ferroelectric memory cell in an oxygen ambient environment at about 550.degree. C. for about two hours.
- 7. An iridium oxide local interconnect method for a ferroelectric memory cell including a transistor and a ferroelectric capacitor, the method comprising the steps of:
- (a) forming a transistor having a source/drain region;
- (b) forming a first oxide layer over the transistor;
- (c) forming a ferroelectric capacitor on an upper surface of the first oxide layer proximate to the transistor;
- (d) forming a second oxide layer over an upper surface of the first oxide layer and the ferroelectric capacitor;
- (e) opening a source/drain contact through the first and second oxide layers to the source/drain region of the transistor;
- (f) forming a conductive layer that extends from the source/drain contact of the transistor proximate to, but not making contact with, the ferroelectric capacitor, said conductive layer forming a first local interconnect;
- (g) opening an electrode contact through the second oxide layer to an upper electrode of the ferroelectric capacitor; and
- (h) forming an iridium oxide local interconnect on an upper surface of the first local interconnect, the iridium oxide local interconnect extending from the source/drain contact to the electrode contact of the ferroelectric capacitor.
- 8. The method of claim 7 further comprising the step of laterally terminating an end of the conductive layer not less than one-half micron from the electrode contact of the ferroelectric capacitor.
- 9. The method of claim 7 further comprising the step of depositing a third oxide layer on an upper surface of the ferroelectric memory cell.
- 10. The method of claim 9 further comprising the step of annealing the ferroelectric memory cell.
- 11. The method of claim 10 in which the annealing step comprises the step of annealing the ferroelectric memory cell in an oxygen ambient environment at about 550.degree. C. for about two hours.
- 12. A conductive oxide local interconnect method for a ferroelectric memory cell including a transistor and a ferroelectric capacitor, the method comprising the steps of:
- (a) forming a conductive layer that extends from a source/drain contact of the transistor proximate to, but not making contact with, an electrode contact of the ferroelectric capacitor; and
- (b) forming a conductive oxide local interconnect on an upper surface of the conductive layer, the conductive oxide local interconnect extending from the source/drain contact of the transistor to the electrode contact of the ferroelectric capacitor.
Parent Case Info
The present application is a divisional application of co-pending U.S. patent application Ser. No. 08/618,884 filed Mar. 20, 1996, to issue November 17 as U.S. Pat. No. 5,838,605, which is incorporated in its entirety herein.
US Referenced Citations (12)
Divisions (1)
|
Number |
Date |
Country |
Parent |
618884 |
Mar 1996 |
|