Claims
- 1. A semiconductor device having a fuse comprising:a first dielectric layer disposed on top of a top copper interconnect layer of a semiconductor device, said first dielectric layer having at least one opening providing access to at least two fuse contacts; a pad metal layer disposed on the patterned first dielectric layer, said pad metal layer forming a fuse connecting the at least two fuse contacts; and a second dielectric layer disposed on at least a portion of the fuse material in the pad metal layer.
- 2. The semiconductor device of claim 1 wherein the pad metal layer comprises aluminum.
- 3. The semiconductor device of claim 1 wherein the pad metal layer is further patterned to form a pad for connecting to an external circuit.
- 4. The semiconductor device of claim 3 wherein the second dielectric layer is patterned to form a pad opening over the pad.
- 5. The semiconductor device of claim 1 wherein the second dielectric layer is a conformal layer having a thickness selected so that the reflectivity of the dielectric layer over the area of the fuse to be blown is minimized.
- 6. The semiconductor device of claim 1 wherein the second dielectric layer over the area of the fuse to be blown has a thickness selected so that the reflectivity of the dielectric layer over the area of the fuse to be blown is minimized.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a Continuation application of prior application Ser. No. 09/991,187 filed on Nov. 14, 2001 now U.S. Pat. No. 6,664,141.
This application claims priority of U.S. Provisional Patent Application Ser. No. 60/311,509 filed, Aug. 10, 2001, entitled “A METHOD OF FORMING METAL FUSES IN CMOS PROCESSES WITH COPPER INTERCONNECT”, which is incorporated by reference herein in its entirety.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5731624 |
Motsiff et al. |
Mar 1998 |
A |
6559042 |
Barth et al. |
May 2003 |
B2 |
6730982 |
Barth et al. |
May 2004 |
B2 |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/311509 |
Aug 2001 |
US |