Claims
- 1. A method of fabricating a silicon-on-oxide integrated circuit structure with bipolar and MOS device regions in said structure, comprising the steps:
- forming a plurality of isolation trenches in a semiconductor wafer extending from one surface of said wafer into said wafer, certain ones of said isolation trenches extending to a first depth in said wafer and certain others of said isolation trenches extending into said wafer to a second depth in said wafer that is less than said first depth;
- forming a silicon layer on said one surface after said isolation trenches have been formed;
- forming a reach-through region for bipolar collector contact;
- forming sub-collector and interconnect regions in said silicon layer;
- bonding said silicon layer to an oxide layer formed on the surface of a wafer substrate;
- planarizing the other surface of said semiconductor wafer so that said isolation trenches that extend to said first depth extend to said planarized surface and there is a gap between said isolation trenches that extend to said second depth and said planarized surface.
- 2. A method of fabricating a silicon-on-oxide integrated circuit structure as in claim 1, including the further step of forming a reach-through region in said semiconductor wafer in order to form a collector contact for a bipolar device.
- 3. A method of fabricating a silicon-on-oxide integrated circuit structure as in claim 1, wherein said planarizing step is carried out by chemical-mechanical polishing.
- 4. A method of fabricating a silicon-on-oxide integrated circuit structure as in claim 1, including the further steps of:
- forming a field effect device in said gap between said isolation trenches that extend to said second depth anti said planarized surface; and
- forming a bipolar transistor between said isolation trenches that extend to said first depth.
Parent Case Info
This is a Divisional Application of application Ser. No. 08/242,992, filed May 16, 1994 now abandoned, which is a continuation of application Ser. No. 07/900,028, filed Jun. 17, 1992, now abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (11)
Number |
Date |
Country |
0079632 |
May 1982 |
JPX |
59-182566 |
Oct 1984 |
JPX |
2076645 |
Apr 1987 |
JPX |
0054740 |
Mar 1988 |
JPX |
0202034 |
Aug 1988 |
JPX |
0205926 |
Aug 1988 |
JPX |
0267949 |
Nov 1990 |
JPX |
3232239 |
Oct 1991 |
JPX |
3265154 |
Nov 1991 |
JPX |
3265155 |
Nov 1991 |
JPX |
4030449 |
Feb 1992 |
JPX |
Non-Patent Literature Citations (3)
Entry |
C. Harendt et al.; "Silicon-on-Insulator Films Obtained by Etchback of Bonded Wafers"; Journal of the Electrochemical Society, vol. 136, No. 11, Nov. 1989; pp. 3547-3548. |
W. P. Maszara et al.; "Bonding of Silicon Wafers for Silicon-on-Insulator"; Journal of Applied Physics, vol. 64, No. 9, 1 Nov. 1988; pp. 4943-4950. |
A. M. Healy; "Integrated Semiconductor Device"; IBM Technical Disclosure Bulletin, vol. 8, No. 7, 7 Dec. 1965; pp. 1016-1017. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
242992 |
May 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
900028 |
Jun 1992 |
|