Claims
- 1. A method of fabricating a flash EEPROM cell structure comprising the steps of
- a) providing a semiconductor substrate having a surface region of a first conductivity type,
- b) forming a first dielectric layer on said surface region,
- c) forming a first doped polysilicon layer on said first dielectric layer,
- d) selectively etching said first doped polysilicon layer,
- e) forming a second dielectric layer on said first doped polysilicon layer,
- f) forming a second doped polysilicon layer on said second dielectric layer,
- g) selectively etching said second doped polysilicon layer, said second dielectric layer, said first doped polysilicon layer, and said first dielectric layer to form a first and a second stacked control gate and floating gate from said second doped polysilicon layer and said first doped polysilicon layer, said first or second stacked control gate and floating gate being spaced apart,
- h) selectively implanting dopant of a second conductivity type opposite from said first conductivity type into said surface region using photoresist and said first and second stacked control gate and floating gate as a mask, said dopant forming first and second drains for first and second floating gate transistors, each of said drains being self-aligned with one of said stacked control gate and floating gate,
- i) forming a third dielectric layer over said control gates and on said substrate between said first and second stacked control gate and floating gate,
- j) forming a third doped polysilicon layer over said third dielectric layer, and
- k) selectively etching said third doped polysilicon layer to form a word line over said first and second stacked control gate and floating gate and between said first and second stacked control gate and floating gate.
- 2. The method as defined by claim 1 wherein step g) defines the channel of a select transistor which is self-aligned with said first and second stacked control gate and floating gate.
- 3. The method as defined by claim 1 wherein step j) further includes forming a polycide layer on said word line.
Parent Case Info
This application is a divisional of U.S. application Ser. No. 07/751,499, filed Aug. 29, 1991, now U.S. Pat. No. 5,278,439.
US Referenced Citations (4)
Foreign Referenced Citations (4)
Number |
Date |
Country |
63-306672A |
Dec 1988 |
JPX |
1300564A |
Dec 1989 |
JPX |
284776A |
Mar 1990 |
JPX |
366172A |
Mar 1991 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
751499 |
Aug 1991 |
|