Claims
- 1. A method of manufacturing a high density integrated circuit module of the type which includes TSOP devices and improved electrical interconnect integrity, comprising the steps of:
- a) forming a high density integrated circuit module comprised of a plurality of vertically stacked level-one integrated circuit TSOP devices, wherein each said level-one TSOP device within said module includes an integated circuit die and a plurality of electrical leads extending from said die;
- b) providing a plurality of rails, wherein each said rail includes a substrate mounting portion, said rails being adapted to electrically and thermally connect selected leads from said level-one TSOP devices;
- c) reforming said electrical leads on selected level-one TSOP device wherein the act of reforming said electrical leads on selected level-one TSOP devices includes the act of inverting the leads on a first level-one TSOP device by inverting the first level-one device with respect to any other TSOP devices within the module; and
- d) electrically and thermally connecting a reformed lead to a selected rail to form a rail connection.
- 2. The method of claim 1, wherein the distance between a lower surface of any lead extending from the bottommost said level-one device to a lower surface of said substrate mounting portion of the rail to which said lead is connected is greater than 0.030 inches.
- 3. The method of claim 1, wherein the distance between a lower surface of any lead extending from the bottommost said level-one device to a lower surface of said substrate mounting portion of the rail to which said lead is connected is no greater than about 0.030 inches.
- 4. The method of claim 1, wherein the distance between a lower surface of any lead extending from the bottommost said level-one device to a lower surface of said substrate mounting portion of the rail to which said lead is connected is no greater than about 0.022 inches.
- 5. The method of claim 1, wherein each said rail comprises alloy 110.
- 6. The method of claim 1, wherein each said rail comprises alloy 195.
- 7. The method of claim 1, wherein said TSOP leads are formed of alloy 42.
- 8. The method of claim 1, wherein prior to said step of reforming, at least one selected lead is trimmed to remove a portion of said selected lead.
- 9. The method of claim 1, wherein the act of reforming said electrical leads on selected level-one TSOP devices includes the act of straightening at least one lead.
- 10. The method of claim 9 further comprising the act of at least partially trimming the at least one straightened lead in order to increase the space between the at least one lead and an adjacent lead.
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a divisional of application Ser. No. 08/650,721, filed May 20, 1996, U.S. Pat. No. 5,778,522 by reference herein for all purposes.
US Referenced Citations (12)
Divisions (1)
|
Number |
Date |
Country |
Parent |
650721 |
May 1996 |
|