Claims
- 1. A method for forming a planar polysilicon capacitor for use within an integrated circuit comprising:
- providing a semiconductor substrate having a planar surface;
- forming within the planar surface of the semiconductor substrate a deep trench;
- forming within the deep trench a dielectric material;
- forming within the dielectric material within the deep trench a shallow trench;
- forming within the shallow trench a first polysilicon capacitor plate, the first polysilicon capacitor plate having an upper surface opposite the shallow trench;
- forming upon the first polysilicon capacitor plate a polysilicon capacitor dielectric layer; and
- forming upon the polysilicon capacitor dielectric layer a second polysilicon capacitor plate, the second polysilicon capacitor plate having an upper surface opposite the polysilicon capacitor dielectric layer where the upper surface of the first polysilicon capacitor plate is substantially planar with the planar surface of the semiconductor substrate and where the upper surface of the second polysilicon capacitor plate is above the planar surface of the semiconductor substrate.
- 2. The method as recited in claim 1 wherein the depth of the deep trench is from about 5000 to about 10000 angstroms.
- 3. The method as recited in claim 1 wherein the dielectric material is a silicon oxide material formed through a Chemical Vapor Deposition (CVD) method.
- 4. The method as recited in claim 1 wherein the depth of the shallow trench is from about 1000 to about 5000 angstroms.
- 5. The method as recited in claim 1 wherein the thickness of the first polysilicon capacitor plate is from about 1000 to about 5000 angstroms.
- 6. The method as recited in claim 1 wherein the first polysilicon capacitor plate is formed from polysilicon with about 1E19 to about 1E21 dopant atoms per cubic centimeter.
- 7. The method as recited in claim 1 wherein the polysilicon capacitor dielectric layer is from about 100 to about 1000 angstroms thick.
- 8. The method as recited in claim 1 wherein the polysilicon capacitor dielectric layer is formed of a composite formed from a thermally grown oxide layer upon which is deposited a silicon nitride layer.
- 9. The method as recited in claim 1 wherein the thickness of the second polysilicon capacitor plate is from about 1000 to about 5000 angstroms.
- 10. The method as recited in claim 1 wherein the second polysilicon capacitor plate is formed from polysilicon with about 1E19 to about 1E21 dopant atoms per cubic centimeter.
- 11. The method as recited in claim 1 wherein at least one layer of the first polysilicon capacitor plate, the polysilicon capacitor dielectric layer and the second polysilicon capacitor plate is formed simultaneously with other integrated circuit structures within the integrated circuit within which is formed the planar polysilicon capacitor.
- 12. A method for forming a planar polysilicon capacitor within an integrated circuit comprising:
- providing a semiconductor substrate having a planar surface;
- forming upon the planar surface of the semiconductor substrate an integrated circuit structure comprising at least one field effect transistor;
- forming within the planar surface of the semiconductor substrate a deep trench;
- forming within the deep trench a dielectric material;
- forming within the dielectric material within the deep trench a shallow trench;
- forming within the shallow trench a first polysilicon capacitor plate, the first polysilicon capacitor plate having an upper surface opposite the shallow trench;
- forming upon the first polysilicon capacitor plate a polysilicon capacitor dielectric layer; and
- forming upon the polysilicon capacitor dielectric layer a second polysilicon capacitor plate, the second polysilicon capacitor plate having an upper surface opposite the polysilicon capacitor dielectric layer where the upper surface of the first polysilicon capacitor plate is substantially planar with the planar surface of the semiconductor substrate and where the upper surface of the second polysilicon capacitor plate is above the planar surface of the semiconductor substrate.
- 13. The method as recited in claim 12 wherein the depth of the deep trench is from about 5000 to about 10000 angstroms and the depth of the shallow trench is from about 1000 to about 5000 angstroms.
- 14. The method as recited in claim 12 wherein the thickness of the first polysilicon capacitor plate is from about 1000 to about 5000 angstroms, the thickness of the polysilicon capacitor dielectric layer is from about 100 to about 1000 angstroms and the thickness of the second polysilicon capacitor plate is from about 1000 to about 5000 angstroms.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 08/523,340, filed 05 Sep. 1995, now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5173437 |
Chi |
Dec 1992 |
|
5208657 |
Chatterjee et al. |
May 1993 |
|
5394000 |
Ellul et al. |
Feb 1995 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
523340 |
Sep 1995 |
|