Claims
- 1. A self-aligned process for fabricating a semiconductor device which comprises the steps of:
- a. providing a semi-insulating GaAs substrate;
- b. coating the substrate with a plasma enhanced deposited Si.sub.3 N.sub.4 layer and a SiO.sub.2 layer;
- c. etching off the SiO.sub.2 layer in areas where transistors will be located;
- d. ion implanting, with the SiO.sub.2 layer acting as a mask, which provides channel doping;
- e. depositing and delineating a gate of conductive refractory material;
- f. forming source and drain regions by ion implantation to provide n+ region extending to the gate region, with the SiO.sub.2 layer and the gate acting as masks;
- g. annealing with the Si.sub.3 N.sub.4 acting as an annealing cap;
- h. etching holes into the Si.sub.3 N.sub.4 for source and drain contacts, depositing the source and drain contacts and sintering the device for activation of these contacts.
- 2. The process of claim 1, wherein said gate is made of Mo, and said SiO.sub.2 layer is phosphorous doped.
- 3. The process of claim 1 or 2, wherein the implantation species in steps d and f is Se at 400 keV.
- 4. The process of claim 3, wherein the ion implantation dose in step d has a typical value of 2.times.10.sup.12 ions cm.sup.-2, and in step f a value of 5.times.10.sup.13 ions cm.sup.-2.
- 5. The process of claim 1 or 2, where the annealing of step g is performed at 800.degree. C. for 30 minutes.
- 6. The process of claim 5, wherein the contact metal used in step h is a Au-Ge-Ni film, the sintering being performed at 400.degree. C. for 1 minute.
- 7. The process of claim 6, wherein the implantation species of steps d and f is Se at 400 keV, the implantation dose in step d having a typical value of 2.times.10.sup.12 ions cm.sup.-2, and in step f a value of 5.times.10.sup.13 ions cm.sup.-2.
- 8. The process of claim 1 or 2, further including a step following step d of removing the Si.sub.3 N.sub.4 and then depositing a new Si.sub.3 N.sub.4 film which is thinner than the original.
- 9. The process of claim 1 or 2, further including a step before the annealing step g of depositing another dielectric film over the entire structure.
- 10. The process of claim 9, wherein said another dielectric film is Si.sub.3 N.sub.4.
- 11. The process of claim 9, wherein said another dielectric film is SiO.sub.2.
- 12. A self-aligned process for fabricating a semiconductor device which comprises the steps of:
- a. providing a semi-insulating GaAs substrate on which there is an n-type epimaterial layer, into which mesa structures are then etched through the epimaterial layer, with the top of each mesa retaining the epimaterial layer for an active transistor area;
- b. coating the substrate with plasma enhanced deposited Si.sub.3 N.sub.4 and a SiO.sub.2 layer, and etching away the SiO.sub.2 layer over the transistor area;
- c. depositing and delineating a gate of conductive refractory material in the transistor area;
- d. forming source and drain regions in the transistor area on opposite sides of the gate by ion implantation, with the SiO.sub.2 layer and the gate acting as masks;
- e. annealing; and
- f. forming source and drain contacts.
- 13. A self-aligned process for fabricating a semiconductor device which comprises the steps of:
- a. providing a semi-insulating GaAs substrate, coated with Si.sub.3 N.sub.4 and then a SiO.sub.2 layer, the SiO.sub.2 layer being etched away and an active layer of the GaAs substrate being n-type doped in areas formed where transistors will be located;
- b. depositing and delineating a gate of conductive material in said doped area; and
- c. forming source and drain regions by ion implantation of a species to form an n.sup.+ region, with the gate acting as a mask.
- 14. The process of claim 13, wherein the gate is formed from conductive material consisting of material selected from n-type poly Si and MoSi.sub.2.
- 15. The process of claim 14, wherein the SiO.sub.2 layer is grown thermally in an oxidation process, which acts as a passivation to the conductive material and also forms an insulator between a next level metallization, and wherein the oxidation process activates the implanted species.
RIGHTS OF THE GOVERNMENT
The invention described herein may be manufactured and used by or for the Government of the United States for all governmental purposes without the payment of any royalty.
US Referenced Citations (11)
Foreign Referenced Citations (1)
Number |
Date |
Country |
57-18363 |
Jan 1982 |
JPX |