Claims
- 1. A process for fabricating a thyristor, comprising:
- preparing a semiconductor substrate of a first conductivity type by exposing said substrate to neutron irradiation in a pattern such that a central area of said substrate is exposed to a higher dose of neutron radiation than is the peripheral area, in order to form a higher impurity concentration at said central area;
- diffusing an impurity of a second conductivity type into the upper and lower surfaces of said substrate to form a base layer (2) of said second conductivity type on the upper surface thereof, and a first emitter layer (3) of said second conductivity type on the lower surface thereof;
- diffusing an impurity of said first conductivity type from the upper surface of said substrate to form a second emitter layer (4) on portions of said upper surface except for a central gate region (5) thereof, said gate region being formed over said central area.
- 2. A process for fabricating a thyristor, comprising the steps of:
- preparing a silicon semiconductor substrate by a modified Czochralski process wherein an ingot of single-crystal silicon is pulled up with a magnetic field applied in a direction perpendicular to to the convection of molten silicon, said ingot being pulled up in a manner such that the temperature at the interface between the molten silicon and the ingot is higher in the central area than at the periphery;
- diffusing an impurity of a second conductivity type into upper and lower surfaces of said semiconductor substrate, said substrate being of a first conductivity type and having a higher impurity concentration at a central area than at any other area thereof so as to form a second base layer of the second conductivity type on the upper surface and a first emitter layer of the second conductivity type on the lower surface, with that region sandwiched between said second base layer and said first emitter layer forming a first base layer; and
- diffusing an impurity of the first conductivity type from the upper surface of said substrate to form a second emitter layer which covers all but a gate region of the upper surface and is situated within the area defined by the second base layer, the surface of the gate region of the second base layer being exposed on said upper surface and including said central area.
- 3. A process for fabricating a thyristor, comprising the steps of:
- preparing a silicon semiconductor substrate from a wafer fabricated by a floating zone process and exposed to neutron irradiation, the central area of the wafer being exposed to a higher dose of neutron radiation than the peripheral area thereof,
- diffusing an impurity of a second conductivity type into upper and lower surfaces of said semiconductor substrate, said substrate being of a first conductivity type and having a higher impurity concentration at a central area than at any other area thereof so as to form a second base layer of the second conductivity type on the upper surface and a first emitter layer of the second conductivity type on the lower surface, with that region sandwiched between said second base layer and said first emitter layer forming a first base layer; and
- diffusing an impurity of the first conductivity type from the upper surface of said substrate to form a second emitter layer which covers all but a gate region of the upper surface and is situated within the area defined by the second base layer, the surface of the gate region of the second base layer being exposed on said upper surface and including said central area.
- 4. A process for fabricating a thyristor, as recited in claim 2, wherein the first conductivity type is n-type and the second conductivity type is p-type.
- 5. A process for fabricating a thyristor, as recited in claim 2, further comprising the steps of:
- forming a second emitter electrode (7) on that surface of said second emitter layer which is exposed on said upper surface;
- forming a gate electrode (8) on that surface of said second base layer which is exposed on said upper surface; and
- forming a first emitter electrode (6) on that surface of said first emitter layer which is exposed on the lower surface.
- 6. A process for fabricating a thyristor, as recited in claim 3, wherein the first conductivity type is n-type and the second conductivity type is p-type.
- 7. A process for fabricating a thyristor, as recited in claim 3, further comprising the steps of:
- forming a second emitter electrode (7) on that surface of said second emitter layer which is exposed on said upper surface;
- forming a gate electrode (8) on that surface of said second base layer which is exposed on said upper surface; and
- forming a first emitter electrode (6) on that surface of said first emitter layer which is exposed on the lower surface.
Priority Claims (1)
Number |
Date |
Country |
Kind |
57-171415 |
Sep 1982 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 536,797, filed 9/28/83, now abandoned.
US Referenced Citations (5)
Non-Patent Literature Citations (3)
Entry |
Platzoder et al, IEEE Trans. Electron Devices, ED-23, (1976), 805. |
Schnoller, IEEE Trans. Electron Devices, ED-21, (1974), 313. |
Haas et al, Jour. Electronic Materials, 5, (1976), 57. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
536797 |
Sep 1983 |
|