Claims
- 1. A method for forming a diode on a silicon wafer having a silicon substrate, the method comprising:
forming an isolated column of heavily doped polysilicon having a second type dopant, the isolated column projecting from the silicon substrate; heating the silicon wafer to a temperature sufficient to diffuse a portion of the dopants from the polysilicon column into an adjacent portion of the silicon substrate to form an active region in the silicon substrate being doped with the second type of dopant; depositing a blanket oxide layer over the silicon wafer so as to encase the polysilicon column; forming a channel having an inside surface through the oxide layer down to the polysilicon column; and filling the channel in the oxide layer with a conductive material.
- 2. A method as recited in claim 1, further comprising lightly doping with a first dopant the silicon substrate, and wherein forming an isolated column of heavily doped polysilicon comprises depositing a polysilicon layer heavily doped with a second type dopant over the silicon substrate, and removing portions of the polysilicon layer so as to form an isolated column of the heavily doped polysilicon.
- 3. A method as recited in claim 2, wherein the first type dopant comprises a P-type dopant.
- 4. A method as recited in claim 2, wherein the second type dopant comprises an N-type dopant and wherein depositing a polysilicon layer comprises depositing a blanket layer of polysilicon.
- 5. A method as recited in claim 1, wherein filling the channel comprises lining the interior of the channel with at least one of a refractory metal silicide and a refractory metal nitride to form a lined channel, and filling the lined channel with an electrical conductor.
- 6. A method as recited in claim 5, wherein the refractory metal silicide is formed from at least one of the metals titanium, tungsten, tantalum, cobalt, and molybdenum.
- 7. A method as recited in claim 5, wherein lining the interior of the channel comprises lining the interior of the channel with a refractory metal layer and sintering the refractory metal layer in the presence of nitrogen.
- 8. A method as recited in claim 2, wherein the first type dopant provides a conductivity opposite to the conductivity provided by the second type dopant.
- 9. A method for forming a diode on a silicon wafer having a silicon substrate lightly doped with a first type dopant, the method comprising:
depositing a polysilicon layer heavily doped with a second type dopant over the silicon substrate; removing portions of the polysilicon layer so as to form an isolated column of the heavily doped polysilicon layer projecting from the silicon substrate; heating the silicon wafer to a temperature sufficient to diffuse a portion of the dopants from the polysilicon column into an adjacent portion of the silicon substrate to form an active region in the silicon substrate being doped with the second type dopant; depositing a blanket oxide layer over the silicon wafer so as to encase the polysilicon column; etching a channel having an inside surface through the oxide layer down to the polysilicon column; and filling the channel in the oxide layer with a conductive material.
- 10. A method as recited in claim 9, further comprising:
forming a programmable resistor in communication with the conductive material in the channel; and constructing a metal contact in communication with the programmable resistor.
- 11. A method as recited in claim 10, further comprising depositing a blanket oxide layer over the metal contact.
- 12. A method as recited in claim 9, wherein the first type dopant comprises a P-type dopant.
- 13. A method as recited in claim 9, wherein the heating the silicon wafer comprises an RTP step.
- 14. A method as recited in claim 9, wherein filling the silicon channel comprises:
lining the interior surface of the channel with a refractory metal silicide to form a lined channel; and filling the lined channel with tungsten.
- 15. A method as recited in claim 9, wherein the second type dopant comprises an N-type dopant.
- 16. A method as recited in claim 9, wherein depositing a polysilicon layer comprises depositing a blanket layer of polysilicon.
- 17. A method as recited in claim 9, wherein the first type of dopant provides a conductivity opposite to the conductivity provided by the second type dopant.
- 18. A method for forming a diode on a silicon wafer having a silicon substrate, the method comprising:
doping the silicon substrate with a first type of dopant; forming a heavily doped polysilicon layer over the silicon substrate, wherein the polysilicon layer is doped with a second type dopant, and wherein the first type dopant provides a conductivity opposite to the conductivity provided by the second type dopant; forming an isolated column of the heavily doped polysilicon layer projecting from the silicon substrate; heating the silicon wafer to a temperature sufficient to diffuse a portion of the dopants from the polysilicon column into an adjacent portion of the silicon substrate to form an active region in the silicon substrate being doped with the second type of dopant; encasing the polysilicon column in an oxide layer; forming a channel through the oxide layer down to the polysilicon column; and extending a conductor along and within the channel in the oxide layer.
- 19. A method as recited in claim 18, wherein the first type dopant comprises P-type dopant, the second type dopant comprises an N-type dopant, and the method further comprises forming a programmable resistor in communication with the conductor along the channel and forming an electric contact with the programmable resistor.
- 20. A method as recited in claim 19, further comprising depositing a blanket oxide layer over the electric contact.
Parent Case Info
[0001] This application is a divisional of U.S. patent application Ser. No. 09/505,953, filed on Feb. 16, 2000, which is a divisional of U.S. patent application Ser. No. 09/150,317, filed on Sep. 9, 1998, which is a divisional of U.S. patent application Ser. No. 08/932,791, filed on Sep. 5, 1997, now U.S. Pat. application No. 5,854,102, which is a continuation of U.S. patent application Ser. No. 08/609,505, filed on Mar. 1, 1996, all of the foregoing being incorporated herein by reference. Two additional applications that are divisional applications of U.S. patent application Ser. No. 09/505,953, filed on Feb. 16, 2000, are filed concurrently with the present application.
Divisions (3)
|
Number |
Date |
Country |
Parent |
09505953 |
Feb 2000 |
US |
Child |
10104708 |
Mar 2002 |
US |
Parent |
09150317 |
Sep 1998 |
US |
Child |
09505953 |
Feb 2000 |
US |
Parent |
08932791 |
Sep 1997 |
US |
Child |
09150317 |
Sep 1998 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08609505 |
Mar 1996 |
US |
Child |
08932791 |
Sep 1997 |
US |