Claims
- 1. A method of manufacturing a semiconductor device, comprising the steps of:
- (a) forming an element isolation region on a silicon substrate and then forming a gate oxide film for a CMOS element that includes a first MOS element and a second MOS element;
- (b) forming gate electrodes and a gate wiring layer electrically interconnecting said gate electrodes, including at least a metal silicide layer;
- (c) forming a first source/drain region by forming a first resist mask, which has a first opening only in a first active region of said first MOS element and covers a second active region, the element isolation region of said second MOS element, and the gate wiring layer, and then by doping impurities, which correspond to the polarity of said first MOS element, through said first opening; and
- (d) forming a second source/drain region, upon removal of said first resist mask, by forming a second resist mask, which has a second opening only in said second active region of said second MOS element and covers said first active region, the element isolation region of said first MOS element, and the gate wiring layer, and then by doping impurities, which correspond to the polarity of said second MOS element, via the second opening.
- 2. A semiconductor device manufacturing method according to claim 1, wherein in the steps (c) and (d), each of said first and second openings of said first and second resist masks, respectively, has a clearance.
- 3. A semiconductor device manufacturing method according to claim 1, wherein in the step (b), said metal silicide layer contains an stoichiometrically excessive amount of silicon compared to metal.
- 4. A semiconductor device manufacturing method according to claim 1, wherein said first MOS element is an n-channel MOS element and in said step of forming said first source/drain region of said n-channel MOS element, a V group dopant and a III group dopant are doped in a region of said gate electrode of said n-channel MOS element in a concentration of no higher than 5.times.10.sup.20 atoms cm.sup.-3 and in a concentration of no higher than 2.times.10.sup.20 atoms cm.sup.-3 respectively, and wherein said second MOS element is a p-channel MOS element and in said step of forming the second source/drain region of said p-channel MOS element, said III group dopant are doped in a region of said gate electrode of said p-channel MOS element in a concentration of no higher than 2.times.10.sup.20 atoms cm.sup.-3.
- 5. A method of manufacturing a semiconductor device, comprising the steps of:
- (a) forming an element isolation region on a silicon substrate and then forming a gate oxide film for an n-channel MOS element and a p-channel MOS element;
- (b) forming gate electrodes and a gate wiring layer electrically interconnecting said gate electrodes, including at least a metal silicide layer;
- (c) forming a first source/drain region by forming a first resist mask having a first opening in a first MOS element region and then by doping impurities, which correspond to the polarity of a first MOS element, via said first opening;
- (d) forming a second source/drain region, upon removal of said first resist mask, by forming a second resist mask having a second opening in a second MOS element region and then by doping impurities, which correspond to the polarity of a second MOS element, via said second opening; and
- (e) said second resist mask formed in the step (d) overlapping, at a border region between said first MOS element and said second MOS element, by at least 1 .mu.m of said first resist mask formed in the step (c).
- 6. A semiconductor device manufacturing method according to claim 5, wherein said second resist mask formed in the step (d) overlaps by about 4 .mu.m said first resist mask formed in the step (c).
Priority Claims (4)
Number |
Date |
Country |
Kind |
4-205203 |
Jul 1992 |
JPX |
|
4-205204 |
Jul 1992 |
JPX |
|
5-33645 |
Feb 1993 |
JPX |
|
5-180852 |
Jun 1993 |
JPX |
|
Parent Case Info
This is a Division of application No. 08/099,592 filed Jul. 30, 1993, now abandoned.
US Referenced Citations (13)
Non-Patent Literature Citations (1)
Entry |
Kato et al, "Gate Oxide Degradation By Anomalous Oxidation of Mosi.sub.2 on Polycrystalline Silicon Implanted with High Doses of Dopants," Oral Presentation--Dec. 11, 1992. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
99592 |
Jul 1993 |
|