Claims
- 1. A method of manufacturing a semiconductor device comprising the steps of:partitioning a semiconductor wafer into a plurality of chip regions by a scribe line area; defining at least one device formation region in said chip region; forming a device pattern in said device formation region; forming a monitor pattern simultaneously with said device pattern in said chip region; and forming an interlayer insulating film on said semiconductor wafer so as to cover said device pattern and said monitor pattern.
- 2. The semiconductor device manufacturing method as defined in claim 1, wherein said monitor pattern is formed in said device formation region or adjoining said device forming region.
- 3. The semiconductor device manufacturing method as defined in claim 1, wherein a plurality of memory cell patterns are formed in said device forming area.
- 4. The semiconductor device manufacturing method as defined in claim 1, wherein one device pattern having a device pattern density of 50% or less is formed in one device forming area and another device pattern having a device pattern density more than 50% is formed in another device pattern area, and each monitor pattern is formed in said one device forming area and in said another device forming area.
- 5. The semiconductor device manufacturing method as defined in claim 1, wherein said monitor pattern is formed with a shorter side of 5 μm or more and a longer side of 150 μm or less.
- 6. The method of claim 1, further comprising the step of measuring the thickness of said interlayer insulating film using said monitor pattern formed in said chip region.
- 7. An arrangement for measuring surface planarity of a semiconductor device, the arrangement comprising:a semiconductor wafer partitioned into a plurality of chip regions by a scribe line area; at least one device formation region formed in said plurality of chip regions; a device pattern formed in said at least one device formation region; a monitor pattern having planar dimensions of at least 5 μm formed simultaneously with said device pattern in said plurality of chip regions; an interlayer insulating film formed on said semiconductor wafer so as to cover said device pattern and said monitor pattern; and an optical film thickness measuring device for measuring the thickness of said interlayer insulating film at locations corresponding to the position of said monitor patterns; wherein the planarity of the surface of said semiconductor device is determinable based on variations in the measured film thickness of said interlayer insulating film.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-22189 |
Feb 1998 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/122,765 filed Jul. 27, 1998 now U.S. Pat. No. 6,303,944.
Priority of Application Serial No. 10-022189 filed on Feb. 3, 1998, in Japan is claimed under 35 USC 119. The certified priority document was filed in Ser. No. 09/122,765 on July 27. 1998.
US Referenced Citations (7)
Foreign Referenced Citations (2)
Number |
Date |
Country |
59-136934 |
Aug 1984 |
JP |
09-139369 |
May 1997 |
JP |