Claims
- 1. A method of manufacturing a semiconductor device comprising the steps of:preparing a semiconductor substrate having a main surface; defining a first semiconductor region of a first conductivity type and a plurality of second semiconductor regions in said semiconductor substrate, one of said second semiconductor regions having a second conductivity type and being arranged to form a first junction with said first semiconductor region, said first junction terminating at said main surface of said semiconductor substrate, said second semiconductor regions having one of said first and second conductivity types and forming second junctions with adjacent ones of the second semiconductor regions, said second junctions terminating at said main surface of said semiconductor substrate; forming a first field oxide film to cover said first junction at said main surface of said semiconductor substrate and a plurality of second field oxide films to cover said second junctions at said main surface of said semiconductor substrate; forming at least one field-shield isolation structure on said first semiconductor region of said semiconductor substrate; and forming first circuit elements at said first semiconductor region and second circuit elements at said second semiconductor regions.
- 2. A method of manufacturing a semiconductor device comprising the steps of:preparing a semiconductor substrate having a main surface; defining a first semiconductor region of a first conductivity type and a second semiconductor region of a second conductivity type in said semiconductor substrate, said first and second semiconductor regions forming a junction therebetween, said junction terminating at said main surface of said semiconductor substrate; forming a first field oxide film to cover said junction at said main surface of said semiconductor substrate and a plurality of second field oxide films in said second semiconductor region of said semiconductor substrate; forming at least one field-shield isolation structure on said first semiconductor region of said semiconductor substrate; and forming first circuit elements at said first semiconductor region and second circuit elements at said second semiconductor region.
Priority Claims (2)
Number |
Date |
Country |
Kind |
07-188253 |
Jun 1995 |
JP |
|
07-262162 |
Sep 1995 |
JP |
|
RELATED APPLICATION
The present application is a divisional of U.S. patent application Ser. No. 08/667,587, filed Jun. 24, 1996, now U.S. Pat. No. 6,201,275.
US Referenced Citations (9)
Foreign Referenced Citations (3)
Number |
Date |
Country |
56-70644 |
Sep 1981 |
JP |
61-75555 |
Jun 1986 |
JP |
63-305548 |
Dec 1998 |
JP |