Claims
- 1. A method of manufacturing a semiconductor device, including an n-channel DMOS transistor, consisting essentially of the steps of:
- forming a well of a p-type conductivity in a semiconductor region of n-type conductivity type;
- forming a gate electrode on gate insulation film deposited on said semiconductor region;
- forming a base region of p-type conductivity from a major face of said well by using said gate electrode as a first mask for self-alignment of said base region;
- forming side walls on side faces of said gate electrode, said step of forming said side walls being employed for driving dopants of the n-type conductivity into said base region; and
- forming a source region of n-type conductivity from a major face of said base region using said side walls as a second mask for self-alignment of said source region.
- 2. The method as claimed in claim 1, wherein said side walls are formed by thermal oxidation.
- 3. The manufacturing method as claimed in claim 1, wherein said side walls are formed by a CVD method under pressure that is reduced below atmospheric pressure.
- 4. A method of manufacturing a semiconductor device, including a p-channel DMOS transistor, consisting essentially of the steps of:
- forming a gate electrode on gate insulation film deposited on a semiconductor of a n-type conductivity;
- forming a base region of n-type conductivity by using said gate electrode as a first mask for self-alignment of said base region;
- forming side walls on side faces of said gate electrode, said step of forming said side walls being employed for driving said base region; and
- forming a source region of p-type conductivity type from a major face of said base region using said side walls as a second mask for self-alignment of said source region.
- 5. The method as claimed in claim 4, wherein said side walls are formed by thermal oxidation.
- 6. The manufacturing method as claimed in claim 4, wherein said side walls are formed by a CVD method under pressure that is reduced below atmospheric pressure.
- 7. A method of manufacturing a semiconductor device, including a p-channel DMOS transistor, consisting essentially of the steps of:
- forming a channel ion-implanted layer by implanting impurity ions of a p-type on a side in a semiconductor region of n-type conductivity;
- forming a gate electrode on gate insulation film deposited on said semiconductor region;
- forming a base region of n-type conductivity on the side of said channel ion-implanted layer in said semiconductor region using said gate electrode as a first mask for self-alignment of said base region;
- forming side walls on side faces of said gate electrode, said step of forming said side walls being employed for driving said base region; and
- forming a source region of p-type conductivity from a major face of said base region using said side walls as a second mask for self-alignment of said source region.
- 8. The method as claimed in claim 7, wherein said side walls are formed by thermal oxidation.
- 9. The manufacturing method as claimed in claim 7, wherein said side walls are formed by a CVD method under pressure that is reduced below atmospheric pressure.
- 10. A method of manufacturing a semiconductor device, including n-channel DMOS transistor, consisting essentially of the steps of:
- forming a channel ion-implanted layer by implanting impurity ions of a p-type from a major face of a well of p-type conductivity formed in an n-type semiconductor region;
- forming a gate electrode on a gate insulation film deposited on said semiconductor region;
- forming a base region of p-type second conductivity from said major face of said well by using said gate electrode as a first mask for self-alignment of said base region;
- forming side walls on side faces of said gate electrode, said step of forming said side walls being employed for driving dopants of the p-type second conductivity into said base region; and
- forming a source region of n-type conductivity from a major face of said base region using said side walls as a second mask for self-alignment of said source region.
- 11. The method as claimed in claim 10, wherein said side walls are formed by thermal oxidation.
- 12. The manufacturing method as claimed in claim 10, wherein said side walls are formed by a CVD method under pressure that is reduced below atmospheric pressure.
Priority Claims (3)
Number |
Date |
Country |
Kind |
5-266761 |
Oct 1993 |
JPX |
|
6-099409 |
May 1994 |
JPX |
|
6-110621 |
May 1994 |
JPX |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation-in-part of U.S. patent application Ser. No. 08/329,943, the contents of which are incorporated herein by reference, which was filed in the U.S. Patent and Trademark Office on Oct. 26, 1994.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4914047 |
Seki |
Apr 1990 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
0484321A1 |
May 1992 |
EPX |
0653786A2 |
May 1995 |
EPX |
Non-Patent Literature Citations (3)
Entry |
8057, MOS Technologies for Smart Power and High-Voltage Circuits, (1987)Nov. Paris,France Rossel. |
G. Dolny et al.: IEDM 88 pp. 796-799 (1988) "Complementary DMOS/BiCMOS Technology for power IC applications". |
N. Fujishima et al.: Proc. 5th International Symposium on Power Semiconductor Devices and ICs (1993) "High packing density power Bi-CMOS technology and its application for a motor drive LSI". |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
329943 |
Oct 1994 |
|