Claims
- 1. A method of manufacturing a semiconductor device, comprising the steps of:providing a plug interconnection penetrating an insulating film formed to cover an underlying region including a semiconductor active region and an underlying wiring, to connect with said underlying wiring; providing on said insulating film a lower layer of a storaged node connected to said plug interconnecton; on said lower layer intact or on said lower layer with a predetermined pattern formed of an insulating film and arranged thereon, depositing an amorphous silicon film to be used to form an upper portion of said storage node; patterning both said amorphous silicon film and said lower layer and thereby forming on said insulating film said storage node having a lower portion and said upper portion; and roughening a surface of said amorphous silicon film forming said upper portion, wherein: the step of depositing an amorphous silicon film includes forming a pattern of a rod on said lower layer and depositing said amorphous silicon film on said lower layer and said pattern; the step of patterning and thereby forming includes the step of anisotropically etching away said amorphous silicon film covering an upper surface of said pattern of said rod, said amorphous silicon film covering said lower layer, and said lower layer covered with said amorphous silicon film, while leaving said amorphous silicon film covering a side surface of said pattern of said rod, and removing said pattern of said rod having said upper surface exposed in the step of anisotropically etching, to form said upper portion formed of said amorphous silicon film provided in the form of a cylinder; the step of forming a pattern of a rod includes providing a moisture-containing insulating film and a patterning said moisture-containing insulating film in said rod; and the step of removing said pattern of said rod includes removing said moisture-containing insulating film through vapor-phase HF.
- 2. The method according to claim 1, wherein said insulating film penetrated by said plug interconnection is a moisture-free, tetra-ortho-silicate (TEOS) film and said insulating film forming said pattern of said rod is a moisture-containing, boro-phospho-tetra-ethyl-ortho-silicate (BPTEOS) film, and the step of removing said pattern of said rod includes removing said BPTEOS film through vapor-phase HF.
- 3. A method of manufacturing a semiconductor device, comprising the steps of:providing a plug interconnecting penetrating an insulating film formed to cover an underlying region including a semiconductor active region and an underlying wiring, to connect with said underlying wiring; providing on said insulating film a lower layer of a storage node connected to said plug interconnection; on said lower layer intact or on said lower layer with predetermined pattern formed of an insulating film and arranged thereon, depositing an amorphous silicon film to be used to form an upper potion of said storage node; patterning both said amorphous silicon film and said lower layer and thereby forming on said insulating film said storage node having a lower portion and said upper portion; and roughening a surface of said amorphous silicon film forming said upper portion, wherein: the step of depositing an amorphous silicon film includes forming a pattern of a rod on said lower layer and depositing said amorphous silicon film on said lower layer and said pattern; and the step of patterning and thereby forming includes the step of anisotropically etching away said amorphous silicon film covering an upper surface of said pattern of said rod, said amorphous silicon film covering said lower layer, and said lower layer covered with said amorphous silicon film, while leaving said amorphous silicon film covering a side surface of said pattern of said rod, and removing said pattern of said rod having said upper surface exposed in the step of anisotropically etching, to form said upper portion formed of said amorphous silicon film provided in the from of a cylinder; said insulating film penetrated by said plug interconnection is a moisture-free, tetra-ethyl-ortho-silicate (TEOS) film; said insulating film forming said pattern of said rod is a moisture-containing boro-phospho-tetra-ethyl-ortho-silicate BPTEOS) film; and the step of removing said pattern of said rod includes removing said BPTEOS film through vapor-phase HF.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2001-059654 |
Mar 2001 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/951,428 filed Sep. 14, 2001, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (3)
Number |
Date |
Country |
8-306882 |
Nov 1996 |
JP |
11-111945 |
Apr 1999 |
JP |
301042 |
Mar 1997 |
TW |