Claim and incorporate by reference domestic priority application and foreign priority application as follows:
CROSS REFERENCE TO RELATED APPLICATION
This application claims the benefit under 35 U.S.C. Section 119 of Korean Patent Application Serial No. 10-2011-0087369, entitled filed Aug. 30, 2011, which is hereby incorporated by reference in its entirety into this application.
1. Field of the Invention
The present invention relates to a method of manufacturing a multilayer printed circuit board, and more particularly, to a method of manufacturing a multilayer printed circuit board that is capable of reducing manufacturing costs required for disposal at the time of failure of an inner layer circuit pattern portion and improving productivity.
2. Description of the Related Art
In recent times, according to a trend of sets such as a hand-held phone (HHP) and a dye-sensitized solar cell (DSC), diverse attempts have been made to achieve reduction in thickness and manufacturing costs. Accordingly, there is an increasing need for a method with competitiveness of manufacturing costs while seeking reduction in thickness and increase in density of a printed circuit board (PCB) embedded in the HHP or the DSC.
Hereinafter, a typical method of manufacturing a multilayer PCB will be described in more detail with reference to
As shown in
However, a conventional method of manufacturing a multilayer PCB has the following problems.
That is, typically, in a process of manufacturing a multilayer PCB, the inner layer PCB sheet 1 is inspected before being manufactured into the outer layer PCB sheet 2. At this time, when at least one of the inner layer circuit pattern portions 11a is determined as defective, since the PCB unit having the inner layer circuit pattern portion determined as defective should be scrapped or the entire inner layer PCB sheet should be scrapped, there is a problem of loss of yield.
Further, even when the inspection is performed after manufacture of the outer layer PCB sheet 2 is completed, correction of open failure and so on of the outer layer circuit pattern portion 11b is possible, but when the inner layer circuit pattern portion 11a is defective, although the outer layer circuit pattern portion 11b is normal, the PCB unit including the defective inner layer circuit pattern portion 11a should be scrapped or the entire outer layer PCB sheet should be scrapped. So there is a problem of loss of yield.
Therefore, the conventional method of manufacturing a multilayer PCB has a problem of deterioration of productivity and workability. Accordingly, there is a problem of increase in manufacturing costs.
The present invention has been invented in order to overcome the above-described problems and it is, therefore, an object of the present invention to provide a method of manufacturing a multilayer PCB that is capable of improving productivity and reducing manufacturing costs by preventing product loss due to disposal of a PCB unit having a defective inner layer circuit pattern portion at the time of failure of the existing inner layer circuit pattern portion.
It is another object of the present invention to provide a method of manufacturing a multilayer PCB that is capable of further improving workability and productivity and reducing manufacturing costs by performing post-processes such as formation of an outer layer circuit pattern portion in a state in which a plurality of PCB units having only good inner layer circuit pattern portions are arrayed on a working panel.
In accordance with one aspect of the present invention to achieve the object, there is provided a method of manufacturing a multilayer PCB including: a panel preparation step of preparing a working panel on which a plurality of PCB units having a plurality of inner layer circuit pattern portions are arrayed; a defective portion removing step of removing a defective inner layer circuit pattern portion among the plurality of inner layer circuit pattern portions; a good portion providing step of providing a good inner layer circuit pattern portion in a portion of the working panel, from which the defective inner layer circuit pattern portion is removed; and an outer layer forming step of forming an outer layer circuit pattern portion in the PCB unit.
The method of manufacturing a multilayer PCB may include, after the panel preparation step, an inspection step of inspecting the plurality of inner layer circuit pattern portions.
Here, the inspection step may be performed by using at least one of an auto optical inspection (AOI) and an electrical continuity test.
Meanwhile, the defective portion removing step may be performed by one of laser processing, CNC routing, and mold punching.
And the good inner layer circuit pattern portion may be provided by being removed from another working panel with the same shape as the working panel.
Further, the good inner layer circuit pattern portion may be provided in the portion of the working panel, from which the defective inner layer circuit pattern portion is removed, by one of a coupling method or an adhesion method using an adhesive member.
At this time, the coupling method may be a method of press-fitting a groove and a projection, and the adhesive member applied to the adhesion method may include a carrier tape or an adhesive.
These and/or other aspects and advantages of the present general inventive concept will become apparent and more readily appreciated from the following description of the embodiments, taken in conjunction with the accompanying drawings of which:
a to 4e are configuration diagrams sequentially showing an embodiment of the method of manufacturing a multilayer PCB in accordance with the present invention, wherein
a to 5r are cross-sectional views roughly showing an embodiment of the method of manufacturing a multilayer PCB in accordance with the present invention by limiting the PCB unit.
Hereinafter, preferable embodiments of the present invention to achieve the above-described objects will be described with reference to the accompanying drawings. In this description, the same elements are represented by the same names and the same reference numerals, and additional description which is repeated or limits interpretation of the meaning of the invention may be omitted.
First, an embodiment of a method of manufacturing a multilayer PCB in accordance with the present invention will be described in detail with reference to the accompanying
Referring to
More specifically, as shown in
Here, the method of manufacturing a multilayer PCB in accordance with this embodiment may perform an inspection step of inspecting the plurality of inner layer circuit pattern portions 111.
At this time, the inspection step may be performed by using one of an auto optical inspection (AOI) or an electrical continuity test.
That is, it is possible to inspect whether circuit patterns of the plurality of inner layer circuit pattern portions 111 are accurately formed according to design data through the AOI, and it is possible to inspect whether electrical connection of the plurality of inner layer circuit pattern portions 111 is well configured through the electrical continuity test. Through this inspection process, it is possible to detect a defective inner layer circuit pattern portion 111a.
Next, as shown in
At this time, the removal of the defective inner layer circuit pattern portion 111a may be performed by one of laser processing, CNC routing, and mold punching.
In addition, as shown in
At this time, like the above-described method of removing the defective inner layer circuit pattern portion 111a, the take-out of the good inner layer circuit pattern unit 111b may be performed by one of laser processing, CNC routing, and mold punching.
Next, as in
At this time, the good inner layer circuit pattern portion 111b may be provided in the portion 101 of the working panel 100, from which the defective inner layer circuit pattern portion 111a is removed, by one of a coupling method and an adhesion method using an adhesive member.
At this time, the coupling method may be a method of press-fitting a groove and a projection, and the adhesive member applied to the adhesion method may include a carrier tape. The carrier tape is a film type adhesive tape of which both surfaces are adhesive surfaces, and the other adhesive surface is attached to the portion 101 of the working panel 100, from which the defective inner layer circuit pattern portion 111a is removed, in a state in which one adhesive surface is attached to the good inner layer circuit pattern portion 111b so that the good inner layer circuit pattern portion 111b can be provided as a substitute.
Further, the adhesive member may include an adhesive. That is, the good inner layer circuit pattern portion 111b may be fixed to the portion 101 of the working panel 100, from which the defective inner layer circuit pattern portion 111a is removed or the portion 101 of the working panel 100, from which the defective inner layer circuit pattern portion 111a is removed after the adhesive is applied on the good inner layer circuit pattern portion 111b.
Then, as in
After that, manufacture of a plurality of single multilayer PCBs is completed by forming outer layer circuit pattern portions in the respective good inner layer circuit pattern portions of the plurality of PCB units, performing post-processes such as a surface treatment process, and dicing the working panel into the plurality of PCB units.
Meanwhile,
First, as shown in
And as shown in
Next, as shown in
And as shown in
After that, as shown in
Next, as shown in
And as shown in
After that, as shown in
And as shown in
After that, as shown in
Meanwhile, although this embodiment discloses that the multilayer PCB consists of six layers as a reference, the number of layers of the multilayer PCB is not limited thereto and this embodiment can be applied to all products with more than four layers. Here, when the six layers are set as a reference in this embodiment, as described above, since the processes of forming the first inner layer circuit pattern 1113a and the second inner layer circuit pattern 1116a are mutually repeated laminating processes and a process of forming an outer layer circuit pattern is a final circuit pattern forming process after forming the second inner layer circuit pattern 1116a, it may be possible to detect a defective circuit pattern portion by performing one of the above-described AOI and electrical continuity test after forming the first inner layer circuit pattern 1113a, but it is preferable to perform a defect inspection after forming the second inner layer circuit pattern 1116a, that is, before the final step of forming the outer layer circuit pattern.
After forming the second inner layer circuit pattern 1116a as above, as described above, the defect inspection of the inner layer circuit pattern portion is performed and a defective inner layer circuit pattern portion is removed and substituted with a good inner layer circuit pattern portion by an inner layer piece bonding process.
After that, post-processes performed in a state in which the plurality of PCB units consisting of only the good inner layer circuit pattern portions are arrayed on the working panel are as follows.
That is, as shown in
And as shown in
After that, as shown in
At this time, as shown in
And as shown in
After that, as shown in
Next, as shown in
Finally, as shown in
That is, a process of forming an electroless plating layer 1119 on the outer layer circuit pattern 1117a may be performed.
As described above, according to a method of manufacturing a multilayer PCB in accordance with the present invention, it is possible to improve productivity and reduce manufacturing costs by preventing product loss due to disposal of a PCB unit having a defective inner layer circuit pattern portion at the time of failure of the existing inner layer circuit pattern portion.
Further, according to a method of manufacturing a multilayer PCB in accordance with the present invention, it is possible to further improve productivity and reduce manufacturing costs by performing post-processes such as formation of an outer layer circuit pattern portion in a state in which a plurality of PCB units having only good inner layer circuit pattern portions are arrayed on a working panel.
The above-described preferable embodiments of the present invention are provided as examples, and it will be appreciated by those skilled in the art that diverse substitutions, modifications and variations may be made in these embodiments without departing from the technical spirit of the present invention. However, it is to be understood that these substitutions, modifications, and variations are included in the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2011-0087369 | Aug 2011 | KR | national |