Izawa et al, "The Impact of Gate-Drain Overlapped LDD (GOLD) for Deep Submicron VLSI's", IEDM, 12/1987, pp. 38-41. |
Izawa et al, "Ipact of the Gate-Drain Overlapped Device (GOLD) for Deep Submicron VLSI", IEEE Trans. on Electron Devices, vol. 35, No. 12, Dec. 1988, pp. 2088-2093. |
Huang et al, "A Novel Submicron LDD Transistor with Inverse-T Gate Structure", IEDM, 1986, pp. 742-745. |
Pfiester et al., "A Self-Aligned LDD/Channel Implanted ITLDD Process with Selectively-Deposited Poly Gates for CMOS VLSI", IEDM 1989, pp. 769-772. |
Bassous et al, "Self-Aligned Polysilicon Gate MOSFETs with Tailored Source and Drain Profiles", IBM Tech. Discl. Bulletin, vol. 22, No. 11, 4/1980, pp. 5146-5147. |
Oh et al., "Simultaneous Formation of Shallow-Deep Source/Drain for Submicron CMOS", 1988 Sym. on VLSI Technology, pp. 73-74. |