Claims
- 1. A method of manufacturing a semiconductor apparatus, comprising the steps of:
- coating a positive-type first electron beam resist on a GaAs substrate and baking the resultant structure, and, subsequently, coating a positive-type second electron beam resist on the positive-type first electron beam resist and baking the positive-type second electron beam resist;
- exposing said two electron beam resists directly with an electron beam;
- forming a first opening having a width and an invertedly tapered shape in an exposed part of the second electron beam resist, without forming an opening in the first resist after developing the second electron beam resist with an alkali developing liquid;
- forming a second opening having a width less than the width of the first opening, after developing the first electron beam resist at the bottom of the first opening with an organic developing liquid;
- performing recess etching through the first and second openings;
- depositing a metal wiring layer for forming a gate electrode on the entire resulting structure of said substrate, said first electron beam resist and said second electron beam resist;
- leaving a portion of said metal wiring layer, which will serve as a T-type gate electrode of an HEMT, and removing the first and second electron beam resists and the metal wiring layer which are not needed; and
- forming a source electrode and a drain electrode on the resultant structure.
- 2. The method according to claim 1, wherein the depositing step includes the step of depositing said metal wiring layer comprising a first metal wiring layer having a melting point and a second metal wiring layer on the first metal wiring layer having a melting point, the melting point of the first metal wiring layer being higher than the melting point of the second metal wiring layer.
- 3. The method according to claim 1, wherein in said step of removing the first and second electron beam resists and the metal wiring layer, said first and second electron beam resists and metal wiring layer are removed by a lift-off method.
- 4. The method according to claim 1, wherein the depositing step includes the step of depositing said metal wiring layer comprising a first metal wiring layer having a melting point and a second metal wiring layer on the first metal wiring layer having a melting point, the melting point of the first metal wiring layer being higher than the melting point of the second metal wiring layer, and
- wherein said step of removing the first and second electron beam resists and the metal wiring layer includes a step of etching part of the first metal wiring layer by a dry etching method and removing the second electron beam resist, along with the first and second metal wiring layers on the second electron beam resist, by a lift-off method.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-319940 |
Nov 1992 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/075,383, filed Jun. 14, 1993 now U.S. Pat. No. 5,385,851.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5122387 |
Takenaka et al. |
Jun 1992 |
|
5190892 |
Sano |
Mar 1993 |
|
Non-Patent Literature Citations (1)
Entry |
Wolf, S and R. Tauber "Silicon Processing for the VLSI ERA", Lattice Press, Sunset Beach, Calif., 1986, p. 518. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
75383 |
Jun 1993 |
|