Claims
- 1. A method of manufacturing a BI-MOS semiconductor integrated device comprising:
- masking an epitaxial layer of a silicon substrate;
- selectively oxidizing said epitaxial layer to form a first oxide film whereby element forming regions are defined and electrically isolated from one another in a pattern as defined by said masking;
- diffusing an impurity of a first dopant type into one of said element forming regions, forming a base of said first dopant type;
- forming a second oxide film onto said epitaxial layer;
- removing said second oxide film at predetermined points corresponding with points of emitter and collector electrode contact with outside electrical leads;
- forming a silicon film of a second dopant type onto said epitaxial layer;
- masking and etching said silicon film, whereby emitter, collector and gate electrodes are formed of said second dopant type;
- diffusing impurities of said first dopant type into unmasked portions of said epitaxial layer, whereby base contact source and drain layers are formed which are of said first dopant type;
- annealing said epitaxial layer, whereby said emitter and collector electrodes diffuse into said element forming regions beneath them; and
- providing insulation and electrical contact means to electrically address said element forming regions.
- 2. The method of manufacturing a BI-MOS semiconductor integrated device of claim 1, wherein said first oxide films are disposed within said epitaxial layer such that a base forming region is electrically isolated from a collector forming region.
- 3. The method of manufacturing a BI-MOS semiconductor integrated device of claim 1, wherein said removing of said second oxide film is done by photomechanical processes or etching techniques.
- 4. The method of manufacturing a BI-MOS semiconductor integrated device of claim 1, wherein said silicon film comprises poly-crystalline silicon, epitaxial growth silicon or porous silicon.
- 5. The method of manufacturing a BI-MOS semiconductor integrated device of claim 1, wherein said insulation comprises phospho-silicate-glass.
- 6. The method of manufacturing a BI-MOS semiconductor integrated device of claim 1, wherein said first dopant type is one type, and said second dopant type is the opposite type, respectively.
Priority Claims (2)
Number |
Date |
Country |
Kind |
56-20351 |
Feb 1981 |
JPX |
|
56-32981 |
Mar 1981 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 348,541, filed Feb. 12, 1982, now U.S. Pat. No. 4,445,268
US Referenced Citations (5)
Divisions (1)
|
Number |
Date |
Country |
Parent |
348541 |
Feb 1982 |
|