Claims
- 1. A method of assembling an integrated circuit chip package comprising:
- A. soldering a chip having an operating voltage input at a center position on a pin grid array (PGA) package;
- B. placing a heat sink above said chip on said pin grid array (PGA) package;
- C. placing a voltage regulator having an input and an output at an edge of said pin grid array (PGA) package;
- D. connecting said output of said voltage regulator to said operating voltage input of said chip;
- E. mounting in parallel multi-layer ceramic chip capacitors with an equivalent series resistance (ESR) in the range of between 10 milli Ohms and 100 milli Ohms at 100 khz, and an equivalent series inductance (ESL) in the range of between 0.1 nano henry and 2.0 nano henry; and,
- F. connecting said capacitors to said output of said voltage regulator.
- 2. The method in accordance with claim 1 further comprising:
- G. connecting said output of said voltage regulator to a pin of said pin grid array (PGA) package.
- 3. A method of assembling an integrated circuit chip package comprising:
- A. soldering a chip having an operating voltage input on a pin grid array (PGA) package;
- B. placing a heat sink above said chip on said pin grid array (PGA) package;
- C. placing a voltage regulator having an input and an output on said pin grid array (PGA) package;
- D. connecting said output of said voltage regulator to said operating voltage input of said chip;
- E. mounting in parallel multi-layer ceramic chip capacitors with an equivalent series resistance (ESR) in the range of between 10 milli Ohms and 100 milli Ohms at 100 khz, and an equivalent series inductance (ESL) in the range of between 0.1 nano henry and 2.0 nano henry; and,
- F. connecting said capacitors to said output of said voltage regulator.
- 4. The method in accordance with claim 3 further comprising a step of:
- G. connecting said output of said voltage regulator to a pin of said pin grid array (PGA) package.
- 5. A method of assembling an integrated circuit chip package comprising:
- A. soldering a chip having an operating voltage input on a pin grid array (PGA) package;
- B. placing a heat sink above said chip on said pin grid array (PGA) package;
- C. placing a voltage regulator having an input and an output on said pin grid array (PGA) package;
- D. connecting said output of said voltage regulator to said operating voltage input of said chip; and,
- E. connecting said output of said voltage regulator to a pin of said pin grid array (PGA) package.
- 6. The method in accordance with claim 5 further comprising steps of:
- F. mounting in parallel multi-layer ceramic chip capacitors with an equivalent series resistance (ESR) in the range of between 10 milli Ohms and 100 milli Ohms at 100 khz, and an equivalent series inductance (ESL) in the range of between 0.1 nano henry and 2.0 nano henry; and,
- G. connecting said capacitors to said output of said voltage regulator.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a divisional application under 35 CFR 1.60, of pending prior application Ser. No.: 08/172,603, filed on: Dec. 21, 1993, by Agatstein, W. et al, for "Method And Apparatus For Optimizing Operating Parameters Of An Integrated Circuit Package Having A Voltage Regulator Mounted Thereon", assigned to Intel Corporation.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
172603 |
Dec 1993 |
|