Method of patterning dielectric

Information

  • Patent Grant
  • 6191028
  • Patent Number
    6,191,028
  • Date Filed
    Tuesday, April 14, 1998
    26 years ago
  • Date Issued
    Tuesday, February 20, 2001
    23 years ago
Abstract
A method of patterning a dielectric layer. On a substrate having a metal wiring layer formed thereon, a dielectric layer and a masking layer are formed. A cap insulation layer is formed on the masking layer before patterning the dielectric layer. In addition, a dual damasecence process is used for patterning the dielectric layer.
Description




CROSS-REFERENCE TO RELATED APPLICATION




This application claims priority benefit of Taiwan application Serial no. 86118145, filed Dec., 3, 1997, the full disclosure of which is incorporated herein by reference.




BACKGROUND OF THE INVENTION




1. Field of the Invention




The invention relates to a method of patterning a dielectric layer, and more particularly to a method of patterning a dielectric layer with a low dielectric constant k.




2. Description of the Related Art




In the semiconductor fabrication process, as the dimension of devices on a chip becomes smaller and smaller, the density of interconnect pitch is higher and higher. For a common dielectric layer, for example, a silicon oxide layer, due to the high dielectric constant, a high RC delay is easily caused. Therefore, this kind of dielectric layer is not used as an inter-metal dielectric (IMD) in a high speed IC any longer. To apply a low k dielectric layer has the advantage such as reducing the interconnection parasitic capacitance, consequently reducing the RC delay, or mitigating the cross talk between metal lines, hence, the operation speed is improved. Hence, the low k dielectric layer is a very popular IMD material used in a high speed IC.




A common low k dielectric layer comprises organic polymers, for example, flare and parylene which are very suitable for used as an IMD.





FIG. 1A

to

FIG. 1D

show the process of fabricating metal interconnects. Over a substrate


10


having a metal wiring layer


11


formed thereon, a dielectric layer


12


is formed, or example, using chemical vapour deposition (CVD) or spin-on-glass (SOG) to deposit organic polymer with a thickness of about 3000 Å to 10000 Å. An insulation masking layer


13


such as a silicon oxide layer is formed on the dielectric layer


12


as a hard mask for the subsequent etching process. The insulation masking layer


13


is formed, for example, by CVD with silane (SiH


4


) and oxygen, and tetra-ethyl-oxy-silicate (TEOS) as reacting gas. Using photolithography, a photo-resist layer


14


is formed and patterned on the insulation masking layer


13


.




Referring to

FIG. 1B

, using the photo-resist layer


14


as a mask, the insulation masking layer


13


and the dielectric layer


12


are etched to form an opening


12


and to expose the metal wiring layer


11


.




Referring to

FIG. 1C

, using a plasma containing oxygen as a cleaning agent, the photo-resist layer


14


is removed. Similar to the material contained in the photo-resist layer


14


, the material contained in the photo-resist layer


14


has a large proportion of carbon. Thus, the dielectric layer


12


is removed while removing the photo-resist layer


14


.




Referring to

FIG. 1D

, after removing the photo-resist layer, a bowing side wall


16


is formed within the opening


15


. In the subsequent process for forming conductive material, the step coverage is affected by the formation of the bowing side wall. Therefore, the stability and reliability of the devices are degraded.




In the he above method, the formation of a low k dielectric layer


12


in the process of interconnection has quite a few disadvantages. While removing the photo-resist layer


14


, since the dielectric material is very similar to the photo-resist material, for example, both containing a large proportion of carbon, part of the low k dielectric layer


12


within the opening


15


is removed too. A bowing side wall


16


is thus formed within the opening


15


. The bowing side wall


16


causes difficulty during the subsequent deposition process, and therefore, a poor step coverage is resulted. The conductivity for interconnects and the stability for devices are degraded. The degradation is more obvious as the dimension of and distances between devices becomes smaller and smaller.




SUMMARY OF THE INVENTION




It is therefore an object of the invention to provide a method patterning a dielectric layer. The disadvantage of easily etched by plasma containing oxygen is improved. Therefore, it is more advantageous for the fabrication of interconnects.




To achieve these objects and advantages, and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention is directed towards a method of patterning a dielectric layer. On metal wiring layer formed on a provided substrate, a dielectric layer is formed. A masking layer is formed on the dielectric layer. A cap insulation layer is formed and patterned to form an opening on the masking layer, and the opening is aligned with the metal wiring layer. The masking layer and the dielectric layer are etched, so that the opening is deepened and the metal wiring layer is exposed. A conductive layer is formed over the substrate to fill the opening.




To achieve these objects and advantages, and in accordance with the purpose of the invention, another method of patterning a dielectric layer is disclosed. On a metal wiring layer formed on a provided substrate, a first dielectric layer, a first masking layer and a first cap insulation layer are formed in sequence. A first opening aligned with the metal wiring layer is formed by etching the first cap insulation layer, so that the underlying first masking layer is exposed. The exposed first masking layer is etched to expose the first dielectric layer. A second dielectric layer, a second masking layer and a second cap insulation are formed over the substrate in sequence. A second opening is formed by etching the second cap insulation, so that the second masking layer is open within the second opening. The exposed second masking layer and the underlying second dielectric layer etched, and the first dielectric is etched by using the second cap insulation layer as a mask until the metal wiring layer is exposed. A conductive layer is formed over the substrate.




It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.











BRIEF DESCRIPTION OF THE DRAWINGS




Other objects, features, and advantages of the invention will become apparent from the following detailed description of the preferred but non-limiting embodiments. The description is made with reference to the accompanying drawings in which:





FIG. 1A

to

FIG. 1D

are cross sectional views of the conventional process for fabricating an interconnects;





FIG. 2A

to

FIG. 2E

are cross sectional views of the process for patterning a dielectric layer in a preferred embodiment according to the invention; and





FIG. 3A

to

FIG. 3H

are cross sectional views of the process of patterning a dielectric layer to form a dual damascence structure in another preferred embodiment according to the invention.











DESCRIPTION OF THE PREFERRED EMBODIMENTS




In the invention, with the addition of a cap insulation layer


24


, the plasma containing oxygen is blocked, and the removal of the low k dielectric layer by the plasma is prevented. In addition, three step etching process is in use in the invention, therefore, the cap insulation layer is removed completely afterwards without increasing the resistance of metal wiring layer, and the RC delay time is not increased thereby.




Referring to

FIG. 2A

, on a semiconductor substrate


20


having a metal wiring layer


21


formed thereon, a dielectric layer


22


is formed. The dielectric layer


22


is a low k dielectric layer, for example, an organic polymer formed by CVD or SOG with a thickness of about 5000 Å to 10000 Å. Preferably, the dielectric layer


22


is planarized, for example, by etch back or chemical-mechanical polishing (CMP). The thickness of the dielectric layer after planarization is adjustable, depending on the structure formed on the substrate


20


. An insulation masking layer


23


, for example, a silicon oxide layer, is formed on the dielectric layer


22


as a hard mask for the subsequent etching process. The insulation masking layer


23


is formed, for example, by CVD and using silane and oxygen, or tetra-ethyl-oxy-silicate (TEOS) as reacting gas. A cap insulation layer


24


, preferably a silicon nitride layer, is formed on the insulation masking layer


22


. The formation of the cap insulation layer


24


is the characteristic of the invention. With the cap insulation


24


, the dielectric layer is protected from being etched by plasma containing oxygen during the subsequent process. A photo-resist layer


25


is formed and patterned on the cap insulation layer.




Referring

FIG. 2B

, using the photo-resist layer as a mask, the cap insulation layer


24


is etched to form an opening


26


and expose the insulation masking layer


23


.




Referring to

FIG. 2C

, using plasma containing oxygen as a clean agent, the photo-resist resist layer


25


is removed. The dielectric layer


22


is not etched being covered and protected by the cap insulation layer


24


and the insulation masking layer


23


. The thickness of the cap insulation layer


24


is adjusted appropriately, for example, 300 Å to 1000 Å, so as to be etched away completely during the subsequent process for etching the insulation masking layer


23


.




Referring to

FIG. 2D

, using the cap insulation layer


24


as a mask, an anisotropic etching is performed to remove the insulation masking layer


23


and the dielectric layer


22


until exposing the metal wiring layer


21


.




Referring to

FIG. 2E

, a conductive layer


27




a


is formed to fill the opening


27


. The conductive layer


27




a


includes aluminium or other metals formed by sputtering or CVD. The conductive layer


27




a


is planarized by CMP to form a plug within the opening


27


.




Another embodiment using for dual damascence process according to the invention is represented with the reference of

FIG. 3A

to

FIG. 3H

as follows.




Referring to

FIG. 3A

, on a semiconductor


30


having a metal wiring layer


31


form thereon, a first dielectric layer


32




a


is formed. The material of the first dielectric layer


32




a


includes low k dielectric such as organic polymer with a thickness about 5000 Å to 10000 Å. The practical thickness of the first dielectric layer


32




a


is adjustable, depending on the structure of the metal wiring layer


31


. On the first dielectric layer


32




a


, a first insulation masking layer


33


such as a silicon oxide layer, is formed, for example, by CVD and using silane and oxygen, or TEOS as reacting gas. A first cap insulation layer


34


, preferably, a silicon nitride layer, is formed on the first insulation masking layer


33


. The formation of the first cap insulation layer


34


is the characteristic of the invention. With the first cap insulation layer


34


, the first dielectric layer


32




a


is protected from being etched by plasma containing oxygen during the subsequent process. A photo-resist layer


35


is formed and patterned on the first cap insulation layer


34


.




Referring to

FIG. 3B

, using the photo-resist layer


35


as a mask, an opening


36


is formed and the first insulation masking layer


33


is exposed by etching the first cap insulation layer


34


. The first cap insulation layer


34


is thick enough to perform as a mask while etching the underlying first insulation masking layer


33


. Therefore, the thickness of the first cap insulation layer


34


is about 300 Å to 1000 Å.




Referring to

FIG. 3C

, using plasma containing oxygen as a cleaning agent. Being covered by the first cap insulation layer


34


and the first insulation masking layer


33


, the first dielectric layer


32




a


protected from being etched by the plasma with oxygen. Using the first cap insulation layer


34


as a mask, an opening


37


is formed by aniostropically etching the first insulation masking layer


32




b


, so that the first dielectric layer


32




a


is exposed within the opening


37


.




Referring to

FIG. 3D

, on the first cap insulation layer


34


and the opening


37


, a second dielectric layer


32




b


is formed. The second dielectric layer


32




b


is, for example, an organic polymer with a thickness of about 5000 Å to 8000 Å. On the second dielectric layer


32




b


, a second insulation masking layer


39


such as a silicon oxide layer formed by CVD is formed. A second cap oxide layer


40


is formed on the insulation masking layer


39


. A photo-resist layer


41


is formed and patterned on the second insulation masking layer


39


.




Referring to

FIG. 3E

, using the photo-resist layer


41


as a mask, the second cap insulation layer


40


is etched to form an opening


42


, and the second insulation masking layer


39


within the opening


42


is exposed. An appropriate thickness of the second cap insulation layer


40


is about 300 Å to 1000 Å. The first dielectric layer


32




a


and the second dielectric layer is assembled as a dielectric layer


32


.




Referring to

FIG. 3F

, using the second cap insulation layer


40


as a mask, the insulation masking layer is anisotropically etched to form an opening


43


, so that the second dielectric layer


32




b


is exposed within the opening


43


.




Referring to

FIG. 3G

, using anisotropic etching, the second dielectric layer


32




b


and the first dielectric layer


32




a


, that is, the dielectric layer


32


within the opening, until the metal wiring layer


31


is exposed.




Referring to

FIG. 3H

, a conductive layer


45


is formed, for example, by sputtering or CVD over the substrate


30


. The conductive layer


45


includes aluminium or other metals. The conductive layer


45


is planarized to form a plug within the opening


43


for interconnection.




The advantages of the invention are:




(1) With the additional cap insulation layer to define an opening, during the process for removing the photo-resist layer, the low k dielectric layer is covered and protected by the cap insulation layer and the insulation masking layer from being etched by the plasma containing oxygen.




(2) After the formation of an opening within the cap insulation layer, the insulation masking layer is etched by using the cap insulation layer as a mask. The thickness of the cap insulation layer is adjustable, so that the cap insulation layer is etched together with the insulation masking layer. Therefore, the RC delay time is not increased by the residue of the cap insulation layer.




Other embodiment of the invention will appear to those skilled in the art from consideration of the specification and practice of the invention disclosed herein. It is intended that the specification and examples to be considered as exemplary only, with a true scope and spirit of the invention being indicated by the following claims.



Claims
  • 1. A method of patterning a dielectric layer, wherein a substrate having a metal wiring layer formed thereon is provided, comprising:forming a first dielectric layer on the metal wiring layer; forming a first masking layer on the first dielectric layer, and a first cap insulation layer on the first masking layer; forming a first opening aligned with the metal wiring layer by etching the first cap insulation layer, so that the underlying first masking layer is exposed; etching the exposed first masking layer to expose the first dielectric layer; forming a second dielectric layer, a second masking layer and a second cap insulation over the substrate in sequence; forming a second opening by etching the second cap insulation, so that the second masking layer is open within the second opening; etching the exposed second masking layer and the underlying second dielectric layer, and etching the first dielectric layer by using the second cap insulation layer as a mask until the metal wiring layer is exposed; and forming a conductive layer over the substrate.
  • 2. The method according to claim 1, wherein the conductive layer is further polished to form a plug within the opening.
  • 3. The method according to claim 1, wherein the conductive layer is polished by chemical-mechanical polishing.
  • 4. The method according to claim 1, wherein the first dielectric layer includes organic polymer.
  • 5. The method according to claim 1, wherein the first dielectric layer includes xylene plastic.
  • 6. The method according to claim 1, wherein the first masking layer includes a silicon oxide layer.
  • 7. The method according to claim 1, wherein the first cap insulation layer includes a silicon nitride layer.
  • 8. The method according to claim 1, wherein the first masking layer and the first dielectric layer are etched by plasma containing oxygen.
  • 9. The method according to claim 1, wherein the second dielectric layer includes organic polymer.
  • 10. The method according to claim 1, wherein the second dielectric layer includes xylene plastic.
  • 11. The method according to claim 1, wherein the second masking layer includes a silicon oxide layer.
  • 12. The method according to claim 1, wherein the second cap insulation layer includes a silicon nitride layer.
  • 13. The method according to claim 1, wherein the second masking layer and the second dielectric layer are etched by plasma containing oxygen.
Priority Claims (1)
Number Date Country Kind
86118145 Dec 1997 TW
US Referenced Citations (6)
Number Name Date Kind
5328553 Poon Jul 1994
5506177 Fiordalice et al. Apr 1996
5578523 Fiordalice et al. Nov 1996
5602060 Kobayahi et al. Feb 1997
5702568 Shin et al. Dec 1997
5897375 Watts et al. Oct 1997
Non-Patent Literature Citations (2)
Entry
Wolf “silicon Processing for the VLSI Era” vol. 1, pp. 547-551, 555-556, 1986.
Wolf “Silicon Processing for the VLSI Era” vol. 1, pp. 547-551, 555-556, 1986.