Claims
- 1. A method for producing a polycrystalline semiconductor film, comprising the steps of:
- forming a semiconductor film on a substrate;
- forming a passivation film on said semiconductor film;
- exciting a mixed gas including hydrogen and at least one element selected from the group consisting of the III, IV, and V groups of the periodic table to generate hydrogen ions and ions of said at least one element; and
- implanting said hydrogen ions into said semiconductor film through said passivation film and simultaneously implanting said ions of said at least one element into said semiconductor film through said passivation film, thereby changing said semiconductor film into a polycrystalline semiconductor film having said at least one element.
- 2. A method according to claim 1, wherein said semiconductor film includes amorphous silicon.
- 3. A method according to claim 1, wherein said semiconductor film includes microcrystalline silicon.
- 4. A method according to claim 1, wherein said semiconductor film includes polysilicon.
- 5. A method according to claim 1, wherein said polycrystalline semiconductor film is fabricated without any annealing steps at a temperature of 450.degree. C. or higher after said ion implantation step.
- 6. A method for producing a polycrystalline semiconductor film of n-type conductivity, comprising the steps of:
- forming a semiconductor film on a substrate;
- forming a passivation film on said semiconductor film;
- exciting a mixed gas including hydrogen and an element of the group V of the periodic table to form hydrogen ions and ions of said element; and
- implanting said hydrogen ions into said semiconductor film through said passivation film and simultaneously implanting said ions of said element into said semiconductor film through said passivation film in order to activate said ions of said element.
- 7. A method according to claim 6, wherein said mixed gas includes H.sub.2 gas and PH.sub.3 gas.
- 8. A method according to claim 7, wherein said mixed gas and an ion dose of phosphorus satisfy the following inequalities:
- Y.gtoreq.5.times.10.sup.14 .multidot.X.sup.1.5
- 5.times.10.sup.14 .ltoreq.Y.ltoreq.5.times.10.sup.16
- where X is the concentration of PH.sub.3 in said mixed gas represented by percentage and Y is a ion dose of phosphorus to be implanted into said semiconductor film.
- 9. A method according to claim 6, wherein said passivation film has a thickness in the range of 10 to 170 nm.
- 10. A method according to claim 6, wherein said polycrystalline semiconductor film of n-type conductivity is fabricated without any annealing steps at a temperature of 450.degree. C. or higher after said ion implantation step.
- 11. A method for producing a polycrystalline semiconductor film of p-type conductivity, comprising the steps of:
- forming a semiconductor film on a substrate;
- forming a passivation film on said semiconductor film;
- exciting a mixed gas including hydrogen and an element of the group III of the periodic table to generate hydrogen ions and ions of said element; and
- implanting said hydrogen into said semiconductor film through said passivation film and simultaneously implanting said ions of said element into said semiconductor film through said passivation film in order to activate said ions of said element.
- 12. A method according to claim 11, wherein said element includes boron.
- 13. A method according to claim 11, wherein said polycrystalline semiconductor film of p-type conductivity is fabricated without any annealing steps at a temperature of 450.degree. C. or higher after said ion implantation step.
- 14. A method for fabricating a thin film transistor, comprising the steps of:
- forming a polysilicon film on an insulating substrate;
- forming a passivation film on said polysilicon film;
- exciting a mixed gas including hydrogen and at least one element selected from the group consisting of the III, IV, and V groups of the periodic table to generate hydrogen ions and ions of said at least one element; and
- implanting said hydrogen ions into said semiconductor film through said passivation film and simultaneously implanting said ions of said at least one element into said semiconductor film through said passivation film in order to form at least one of a source and a drain in said polysilicon film.
- 15. A method according to claim 14, said insulating substrate is made of glass having a deforming point temperature in the range of 450.degree. to 600.degree. C.
- 16. A method according to claim 14, wherein said thin film transistor is fabricated without any annealing steps at a temperature of 450.degree. C. or higher after the ion implantation step.
- 17. A method according to claim 14, the method further comprising the steps of:
- forming a gate electrode on a gate insulating film after forming said passivation film; and
- implanting hydrogen ions of a dose in the range of 2.times.10.sup.15 ions/cm.sup.2 to 2.times.10.sup.16 ions/cm.sup.2 into a portion of the polysilicon film under said gate electrode after said ion implantation step.
- 18. A method according to claim 17, wherein a gate bus line is simultaneously formed with said gate electrode in said step of forming said gate electrode.
Priority Claims (4)
Number |
Date |
Country |
Kind |
3-304573 |
Nov 1991 |
JPX |
|
4-14473 |
Jan 1992 |
JPX |
|
4-210302 |
Aug 1992 |
JPX |
|
4-307350 |
Nov 1992 |
JPX |
|
CROSS REFERENCE TO RELATED APPLICATION
This application is a continuation-in-part of Application Ser. No. 07/978,942, now abandoned, filed on Nov. 20, 1992.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4943837 |
Konishi et al. |
Jul 1990 |
|
5141885 |
Yoshida et al. |
Aug 1992 |
|
5306651 |
Masumo et al. |
Apr 1994 |
|
Foreign Referenced Citations (5)
Number |
Date |
Country |
63-119269 |
May 1988 |
JPX |
63-194326 |
Aug 1988 |
JPX |
64-53462 |
Mar 1989 |
JPX |
3-159119 |
Jul 1991 |
JPX |
2167899 |
Jun 1986 |
GBX |
Non-Patent Literature Citations (3)
Entry |
Yoshida et al., "Fabrication of a-Si:H thin film transistors on 4-inch glass substrates by a large area ion doping technique" Japanese Journal of Applied Physics (1991) 30(1A):L67-L69. |
Hajime, Patent Abstracts of Japan (12 Apr. 1988) vol. 12, No. 115, (E-599) p. 1/1, JP 62-245674. |
Hirano et al., "Fabrication of polycrystalline silicon thin-film transistors by ion shower doping technique" Electronics and Communications in Japan, Part II: Electronics (1988) 71(10):40-45. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
978942 |
Nov 1992 |
|