Claims
- 1. A charge damage protection device in a semiconductor device formed on a semiconductor substrate and having a first conductive pattern separated by an inter-layer dielectric from a subsequently formed second conductive pattern, comprising:
- a. a current passing device; and
- b. means for coupling the first conductive pattern and the second conductive pattern to the current passing device for discharging charge built up on the first and second conductive patterns through the current passing device during fabrication of the semiconductor device.
- 2. The charge damage protection device as claimed in claim 1 wherein the current passing device forms a connection with the semiconductor substrate through a contact hole formed during fabrication of the semiconductor device.
- 3. The charge damage protection device as claimed in claim 2 wherein the current passing device is coupled to the second conductive layer through the first conductive layer.
- 4. The charge damage protection device as claimed in claim 3 wherein the charge damage protection device is isolated from first and second conductive patterns during a stack etch when the semiconductor device is fabricated.
- 5. The charge damage protection device as claimed in claim 4 wherein the charge damage protection device is associated with a predetermined number of word lines on the semiconductor device.
- 6. The charge damage protection device as claimed in claim 1 wherein the first and second conductive layers are doped polysilicon.
Parent Case Info
This application is a divisional of U.S. patent application Ser. No. 09/018,775, filed on Feb. 4, 1998, now U.S. Pat. No. 6,020,237 the contents of which are hereby incorporated by reference.
US Referenced Citations (9)
Divisions (1)
|
Number |
Date |
Country |
Parent |
018775 |
Feb 1998 |
|