Claims
- 1. A method of semiconductor integrated circuit fabrication comprising:
- forming a gate upon a semiconductor substrate;
- forming a dielectric layer upon said gate and upon said substrate, performing a process which tends to introduce sodium into said dielectric;
- forming a material layer in contact with said dielectric, said material layer tending to attract sodium;
- removing said material layer from that portion of said dielectric over said gate, fillets of said material remaining adjacent said gate.
- 2. A method of integrated circuit fabrication comprising:
- forming a gate upon a semiconductor substrate;
- forming more than one dielectric layer upon said gate and upon said substrate;
- performing a process which tends to introduce sodium into at least one of said dielectric layers;
- forming a material layer in contact with one of said dielectric layers; said material layer tending to attract sodium;
- removing said material layer, with fillets of said material remaining in contact with said dielectric.
- 3. The method of claim 1 in which said process which tends to introduce sodium is the opening of a via.
- 4. The method of claim 1 in which said process which tends to introduce sodium in a resist etchback.
- 5. The method of claim 2 in which said process which tends to introduce sodium is the opening-of a via.
- 6. The method of claim 2 in which said process which tends to introduce sodium in a resist etchback.
- 7. The method of claim 1 in which said dielectric is silicon dioxide.
- 8. The method of claim 1 in which said dielectric is silicon dioxide formed from TEOS.
- 9. The method of claim 1 in which said material layer is formed from BPTEOS and said material layer is annealed to attract sodium ions.
- 10. The method of claim 2 in which said dielectric is silicon dioxide.
- 11. The method of claim 2 in which said dielectric is silicon dioxide formed from TEOS.
- 12. The method of claim 2 in which said material layer is formed from BPTEOS and said material layer is annealed to attract sodium ions.
Parent Case Info
This is a continuation of application Ser. No. 07/982,165, filed on Nov. 24, 1992, abandoned.
US Referenced Citations (5)
Non-Patent Literature Citations (1)
Entry |
Kern, Werner; The Evolution of Silicon Waft Cleaning Technology, J. Electro-Chem. Soc. vol. 137, No. 6 Jun. 1990. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
982165 |
Nov 1992 |
|