Claims
- 1. A method of forming a semiconductor substrate, comprising:
providing a structure comprising a first layer having a first oxidation rate disposed over a second layer having a second oxidation rate, wherein the first oxidation rate is greater than the second oxidation rate; reacting said first layer to form a sacrificial layer; and removing said sacrificial layer to expose said second layer.
- 2. The method as claimed in claim 1, wherein the second layer comprises a strained semiconductor.
- 3. The method as claimed in claim 1, wherein the second layer comprises Si.
- 4. The method as claimed in claim 1, wherein the first layer comprises Si or Ge.
- 5. The method as claimed in claim 1, wherein said semiconductor substrate further comprises a relaxed semiconductor layer disposed beneath said second layer.
- 6. The method as claimed in claim 5, wherein said relaxed semiconductor layer comrises Si or Ge.
- 7. The method as claimed in claim 1, wherein said semiconductor substrate further comprises an insulator layer disposed beneath said second layer.
- 8. The method as claimed in claim 7, wherein said insulator layer comprises silicon dioxide.
- 9. The method as claimed in claim 1, wherein said step of reacting said first layer to form a sacrificial layer comprises thermal oxidation.
- 10. The method as claimed in claim 9, wherein said thermal oxidation is performed at or below a temperature of approximately 850° C.
- 11. The method as claimed in claim 9, wherein said thermal oxidation is performed at a temperature at or below approximately 700° C.
- 12. The method as claimed in claim 1, wherein said step of reacting said first layer to form a sacrificial layer comprises chemical oxidation.
- 13. The method as claimed in claim 1, wherein said step of reacting said first layer to form a sacrificial layer is performed on a first region of said first layer and not on a second region of said first layer.
- 14. The method as claimed in claim 13, wherein said method further comprises forming a surface channel device in said first region.
- 15. The method as claimed in claim 13, wherein said method further comprises forming a buried channel device in said second region.
- 16. The method as claimed in claim 13, wherein said method further comprises:
forming a surface channel device in said first region; and forming a buried channel device in said second region, wherein the channel of said surface channel device and said buried channel device comprises a second device layer.
- 17. The method as claimed in claim 16. wherein said second layer comprises Si and said first layer comprises SiGe.
- 18. The structure formed by the method of claim 1.
- 19. The structure formed by the method of claim 7.
- 20. The structure formed by the method of claim 16.
- 21. A method of forming devices on a substrate said method comprising the steps of:
providing a structure comprising a SiGe layer disposed over a strained semiconductor layer; selectively removing said SiGe layer in a first region but not in a second region such that a surface channel device may be formed on said first region and a buried channel device may be formed on said second region.
- 22. A method of forming devices on a substrate, said method comprising the steps of:
providing a structure comprising a SiGe layer disposed over a strained semiconductor layer; oxidizing said SiGe layer to form a SiGe oxide in a first region but not in a second region of said structure; removing said SiGe oxide; forming a surface channel device in said first region and a buried channel device in said second region such that the strained semiconductor layer serves as the channel layer of each device.
- 23. A structure comprising:
a strained semiconductor layer; a surface channel device; and a buried channel device, wherein said surface and buried channel devices include a channel comprising said strained semiconductor layer.
- 24. The structure as claimed in claim 23, wherein said strained semiconductor layer comprises Si.
- 25. The structure as claimed in claim 23, wherein said structure further includes a relaxed semiconductor layer.
- 26. The structure as claimed in claim 25, wherein said relaxed semiconductor layer comprises SiGe.
- 27. A circuit formed by interconnecting the buried channel device and the surface channel device of claim 23.
Parent Case Info
[0001] The present application claims priority to U.S. Provisional Patent Application Ser. No. 60/298,153 filed Jun. 14, 2001.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60298153 |
Jun 2001 |
US |