Method of using an adhesion precursor layer for chemical vapor deposition (CVD) copper deposition

Information

  • Patent Grant
  • 7169706
  • Patent Number
    7,169,706
  • Date Filed
    Thursday, October 16, 2003
    20 years ago
  • Date Issued
    Tuesday, January 30, 2007
    17 years ago
Abstract
An exemplary embodiment is related to a method of using an adhesion precursor in an integrated circuit fabrication process. The method includes providing a gas of material over a dielectric material and providing a copper layer over an adhesion precursor layer. The adhesion precursor layer is formed by the gas, and the dielectric material includes an aperture.
Description
CROSS REFERENCE TO RELATED APPLICATIONS

This application is related to U.S. patent application Ser. No. 10/145,944, entitled METHOD OF FORMING AN ADHESION LAYER WITH AN ELEMENT REACTIVE WITH A BARRIER LAYER, assigned to the same assignee as this application.


FIELD OF THE INVENTION

The present invention relates generally to integrated circuits and methods of manufacturing integrated circuits. More particularly, the present invention relates to using an adhesion precursor layer for chemical vapor deposition (CVD) copper deposition.


BACKGROUND OF THE INVENTION

Semiconductor devices or integrated circuits (ICs) can include millions of devices, such as, transistors. Ultra-large scale integrated (ULSI) circuits can include complementary metal oxide semiconductor (CMOS) field effect transistors (FET). Despite the ability of conventional systems and processes to fabricate millions of IC devices on an IC, there is still a need to decrease the size of IC device features, and, thus, increase the number of devices on an IC. Nevertheless, there are many factors that make the continued miniaturization of ICs difficult. For example, as the size of vias (or pathways between integrated circuit layers used to electrically connect separate conductive layers) decreases, electrical resistance increases.


Conventional integrated circuits utilize vias to connect structures (e.g., gates, drain regions, source regions) and conductive lines. For example, a via can connect a gate above the substrate to a conductor line in a metal 1 layer. Vias can also interconnect conductive lines. For example, a via can connect a conductive line in a metal 1 layer to a conductor line in a metal 2 layer. A via is typically a metal plug which extends through an insulative layer in a multilayer integrated circuit. Vias and barrier layers are discussed in U.S. Pat. Nos. 5,646,448; 5,770,519; and 5,639,691; each of which are assigned to the assignee of the present application.


A barrier layer is used to protect the via and insulative layer from metal diffusion and the via and conductive line from electromigration (EM). The barrier layer can contribute significantly to resistance associated with the via metal. Electromigration is the mass transport due to momentum exchange between conducting electrons and diffusing metal atoms. Electromigration causes progressive damage to the metal conductors in an integrated circuit. In general, metals are most susceptible to electromigration at very high current density and temperatures of 100° C. or more.


According to a conventional plasma vapor deposition (PVD) process, IC manufacturers deposit a very thin barrier layer of Tungsten (W). The barrier layer can be deposited in a SiH4, WFl6→WSi2 process. The barrier layer servers to adhere to the underlying dielectric layer and serve as a nucleation layer to further Tungsten deposition. Additional layers of Tungsten can be deposited in a WFI6+H2 deposition process without the use of SiH4.


Other conventional conductive lines have utilized pure copper or copper alloy lines formed in a damascene process. According to a conventional damascene process, copper lines are filled by electroplating a trench in a dielectric layer. The dielectric layer is typically covered by a barrier and/or a seed layer before electroplating to fill the trench with copper. After the trench is filled with copper, a barrier layer is provided above a copper conductive line and a subsequent interlevel dielectric layer is provided. The barrier layer is necessary to prevent electromigration and to protect the dielectric layer from copper diffusion. Further, the barrier layer reduces problems associated with having the dielectric material adhere to dielectric material.


Forming continuous barrier layers in ultra-narrow vias and metal lines can be difficult. Vias and trenches for the metal lines can be less than 160 nm in width, making formation of continuous and conformal barrier and/or seed layers challenging. As IC fabrication techniques improve, the via and trench widths become ever smaller. Therefore, metallization of in-laid trenches and vias is becoming a more difficult task.


Thus, there is a need for method of using an adhesion precursor for chemical vapor deposition (CVD) copper deposition. Further, there is a need for a method of causing copper to better adhere to dielectric material to form a continuous barrier layer in vias and metal lines. Even further, there is a need for an improved electromigration barrier.


SUMMARY OF THE INVENTION

An exemplary embodiment is related to a method of using an adhesion precursor in an integrated circuit fabrication process. The method includes providing a gas of material over a dielectric material and providing a copper layer over an adhesion precursor layer. The adhesion precursor layer is formed by the gas, and the dielectric material includes an aperture.


Another exemplary embodiment is related to a method of improving adhesion between a copper layer and a dielectric layer by providing an adhesion precursor. The method includes forming a trench in a dielectric layer, providing an adhesion precursor gas above the dielectric layer and the trench to form an adhesion precursor layer, providing an alloy layer above the adhesion precursor layer, and providing a copper layer above the alloy layer.


Another exemplary embodiment is related to a method of using an adhesion precursor for chemical vapor deposition. The method includes forming a trench in a dielectric layer, forming a continuous barrier layer above the dielectric layer and along sides of the trench, depositing copper above the continuous barrier layer where the copper located in the trench forms an integrated circuit feature.


Other principle features and advantages of the invention will become apparent to those skilled in the art upon review of the following drawings, the detailed description, and the appended claims.





BRIEF DESCRIPTION OF THE DRAWINGS

The exemplary embodiments will hereafter be described with reference to the accompanying drawings, wherein like numerals denote like elements, and:



FIG. 1 is a flow diagram depicting exemplary operations in a process for using an adhesion precursor in an integrated circuit fabrication process in accordance with an exemplary embodiment;



FIG. 2 is a schematic cross-sectional view representation of a portion of an integrated circuit, showing a barrier adhesion layer formation in accordance with an exemplary embodiment;



FIG. 3 is a schematic cross-sectional view representation of a portion of an integrated circuit, showing gas deposition in accordance with another exemplary embodiment;



FIG. 4 is a schematic cross-sectional view representation of a portion of an integrated circuit, showing a bulk deposition in accordance with an exemplary embodiment; and



FIG. 5 is a schematic cross-sectional view representation of a portion of an integrated circuit, showing a copper via over a barrier adhesion layer in accordance with another exemplary embodiment.





DETAILED DESCRIPTION OF THE EXEMPLARY EMBODIMENTS

With reference to FIG. 1, an advantageous process 10 for forming a conductive line that allows copper deposited with suitable adhesion is disclosed. Process 10 utilizes a layered conductive line structure.


Process 10 includes a dielectric layer formation operation 12, a trench formation operation 14, a adhesion precursor operation 16 and a conductive layer formation step 18. In dielectric layer formation operation 12, a dielectric material is provided above a substrate or other underlying layer. The dielectric material can be deposited using a variety of techniques, including chemical vapor deposition. In trench formation operation 14, a trench or an aperture is formed in the dielectric material layer formed in dielectric layer formation operation 12. A trench can be formed using an etching technique, such as reactive ion etching (RIE) or plasma etching.


In adhesion precursor operation 15, an adhesion precursor layer is provided above the dielectric layer, including side walls of the dielectric layer defined by the trench formed in the dielectric layer. The adhesion precursor can be provided as a gas in some type of vapor deposition process. The adhesion precursor gas forms a layer that helps improve adhesion between the dielectric material and the conductive line.


In conductive layer formation operation 18, a conductive layer is provided above the adhesion precursor layer. A variety of different deposition techniques may be used to provide the conductive material that makes up the conductive layer. For example, a plasma enhanced chemical vapor deposition (PECVD) can be used. Conductive material formed in the trench can be used as an interconnect or via.


With reference to FIG. 2, a schematic cross-sectional view representation of a portion 100 of an integrated circuit includes an aperture 105 and a dielectric layer 115. Portion 100 is preferably part of an ultra-large-scale integrated (ULSI) circuit having millions or more transistors. Portion 100 is manufactured as part of the integrated circuit on a semiconductor wafer, such as, a silicon wafer.


Aperture 105 is formed in preparation for the creation of a via or trench by etching a portion of dielectric layer 115. In an exemplary embodiment, dielectric layer 115 is an oxide material or other suitable material. Layer 115 can be provided above another dielectric layer or a substrate.


A gas 108 including an initial depositing metal is provided to portion 100. Gas 108 is selected to include materials that form a thin barrier adhesion layer conformal to side walls of aperture 105 and a top 111 of dielectric layer 115. Gas 108 can include tantalum nitride (TaN), tungsten nitride(WN), disilicon nitride (Si2N), or any of a variety of other barrier materials. Preferably, gas 108 deposits a layer with a cross-sectional thickness of up to 500 Angstroms.



FIG. 3 illustrates portion 100 after formation of a barrier adhesion layer 120. Barrier adhesion layer 120 can have a thickness of 10 to 100 Angstroms. Advantageously, barrier adhesion layer 120 is a thin, continuous, and controllable layer that is adhesive to copper. Barrier adhesion layer 120 can help prevent electromigration effects. Further, barrier adhesion layer 120 adheres to dielectric layer 115.


In at least one exemplary embodiment, barrier adhesion layer 120 can include a ternary element, such as, Iridium (Ir), Ruthenium (Ru), Rhenium (Re), or other suitable material. The alloy element for barrier adhesion layer 120 can be applied at a dose of 2e14 atoms/cm2 or 2e15 atoms/cm2 and applied at an energy of, for example, 0.5 to 5 keV.


In at least one embodiment, a gas 123 can be provided to deposit an initial material over barrier adhesion layer 120. Gas 123 can include a material, such as, zirconium (Zr), calcium (Ca), or aluminum (Al). Preferably, gas 123 has a concentration of 30% of the material. A gas 125 can also be provided over barrier adhesion layer 120. Gas 125 can include copper (Cu) at a concentration of 10%.


In at least one alternative embodiment, a gas 127 can be provided in addition to gases 123 and 125. Gas 127 can include an alloying element. The alloying element of gas 127 can include tin(Sn), indium (In), zinc (Zn), or chromium (Cr). The alloying element can be chosen to improve electromigration effects.



FIG. 4 illustrates portion 100 after the gases 123 and 125 are provided. In at least one embodiment, gas 127 is also provided. The deposited gases can form a blending layer 133 conformal to barrier adhesion layer 120. Blending layer 133 can be up to 250 Angstroms in thickness.


A gas 135 can be provided over blending layer 133 and barrier adhesion layer 120. Gas 135 can include materials for a bulk deposition of, for example, copper (Cu). In an exemplary embodiment, gas 135 has a concentration of 30% of Cu. In at least one alternative embodiment, a gas 137 including an alloying element is also provided. Alloying elements in gas 137 can be zirconium (Zr), calcium (Ca), aluminum (Al), lanthanum (La), or hafnium (Hf).



FIG. 5 illustrates portion 100 after formation of a copper layer 140, an alloy layer 150, a copper layer 155, and a barrier 160. Copper layer 140 and copper layer 155 can be formed by materials contained in gas 135 described with reference to FIG. 3. Alloy layer 150 can be formed by materials contained in gas 137 described with reference to FIG. 4.


Copper layer 140 can have a thickness of up to 5,000 Angstroms. Alloy layer 150 can have a thickness of up to 50 Angstroms. Barrier 160 can be formed at the top of copper layer 155. Barrier 160 can be located where a chemical mechanical polish (CMP) is expected to stop. As such, barrier 160 can provide an anti-dishing layer.


Alloy layer 150 can be provided between copper layer 140 and copper layer 155 at a location just below an exposed post-CMP surface to help preserve an upper interface from copper electromigration. Therefore, portion 100 can be planarized until layer 150 is reached. In FIG. 5, layer 150 is not located above layer 155.


Advantageously, use of an adhesion precursor layer, such as, barrier adhesion layer 120, allows the formation of a continuous barrier layer in ultra-narrow vias and metal lines. Use of chemical vapor deposition (CVD) in creation of various layers described with reference to the FIGURES can provide better step coverage as well as controlled atomic layer thickness of deposited layers.


While the exemplary embodiments illustrated in the figures and described above are presently preferred, it should be understood that these embodiments are offered by way of example only. Other embodiments may include, for example, different gases, concentrations of materials, and alloying elements. The invention is not limited to a particular embodiment, but extends to various modifications, combinations, and permutations that nevertheless fall within the scope and spirit of the appended claims.

Claims
  • 1. A method of using an adhesion precursor layer in an integrated circuit fabrication process, the method comprising: providing an adhesion layer over a dielectric material, the dielectric material including an aperture, the adhesion layer including a ternary element of Iridium, Ruthenium, or Rhenium;providing a blending layer comprised of an initial metal material, a copper containing material, and an alloying element of Sn, In, Zn, or Cr; andproviding a copper layer over the blending layer, the copper layer including Zr, Ca, Al, La, or Hf.
  • 2. The method of claim 1, wherein the adhesion layer includes a barrier material.
  • 3. The method of claim 1, wherein the adhesion precursor layer has a thickness of 10–100 Angstroms.
  • 4. The method of claim 1, further comprising providing a three gasses to form the blending layer over the adhesion layer.
  • 5. A method of using an edhesion precursor in an integrated circuit fabrication process, the method comprising: providing an adhesion layer over a dielectric material, the dielectric material including an aperture;providing a blending layer comprised of an initial metal material, a copper containing material, and an alloying element of Sn, In, Zn, or Cr; andproviding a copper layer over the blending layer, wherein the copper layer is provided using a second gas including tin (Sn), indium (In), zinc (Zn), or chromium (Cr.), wherein the adhesion layer is provided using a first gas including a ternary element of at least one of Iridium, Ruthenium, or Rhenium.
  • 6. The method of claim 4, wherein a third gas is utilized for the blending layer.
  • 7. A method of using an adhesion precursor in an integrated circuit fabrication process, the method comprising: providing a gas of a first material over a dielectric material to form an adhesion layer, the dielectric material including an aperture, the first material including a ternary element of Iridium, Ruthenium, or Rhenium;providing a blending layer comprised of an initial metal material, a copper containing material, and an alloying element of Sn, In, Zn, or Cr; andproviding a copper layer over the blending using gas including an alloying element.
  • 8. A method of using an adhesion precursor in an integrated circuit fabrication process, the method comprising: providing a gas of a first material over a dielectric material to form an adhesion layer, the dielectric material including an aperture;providing a blending layer comprised of an initial metal material, a copper containing material, and an alloying element of Sn, In, Zn, or Cr; andproviding a copper layer over the blending layer, wherein the adhesion layer includes a ternary element of Iridium, Ruthenium, or Rhenium.
  • 9. The method of claim 8, further comprising providing a gas including an alloying agent over the adhesion layer when providing the blending layer.
  • 10. A method of improving adhesion between a copper layer and a dielectric layer by providing an adhesion precursor, the method comprising: forming a trench in a dielectric layer;providing an adhesion precursor gas above the dielectric layer and the trench to form an adhesion precursor layer, wherein the adhesion precursor layer includes a ternary element of Iridium, Ruthenium, or Rhenium and a blending layer comprised of an initial metal material, a copper containing material and an alloying element of Sn, In, Zn, or Cr;providing a copper layer above the blending layer.
  • 11. The method of claim 10, wherein the adhesion precursor layer has a thickness of 10–100 Angstroms.
  • 12. The method of claim 10, wherein the blending layer includes an alloying material.
  • 13. The method of claim 10, wherein the adhesion precursor layer includes a material being selected from a group consisting of tantalum nitride, tungsten nitride, or disilicon nitride.
  • 14. The method of claim 10, wherein the blending layer has a thickness of up to 250 Angstroms.
  • 15. A method of using an adhesion precursor for chemical vapor deposition, the method comprising: forming a trench in a dielectric layer;forming a continuous barrier adhesion precursor layer above the dielectric layer and along sides of the trench the continuous barrier adhesion precursor layer including an adhesion layer and a blending layer, the blending layer includes an initial metal material, a copper containing material, and an alloying element of Sn, In, Zn, or Cr;depositing copper above the continuous barrier layer, the copper located in the trench forming an integrated circuit feature, wherein the adhesion layer includes a ternary material selected from a group consisting of Iridium (Ir), Ruthenium (Ru) and Rhenium (Re).
  • 16. The method of claim 15, wherein the continuous barrier adhesion precursor layer includes Rhenium.
  • 17. The method of claim 15, further comprising providing a chemical mechanical polish to level the copper to substantially the same level as the continuous barrier layer above the dielectric layer.
  • 18. The method of claim 15, wherein the continuous barrier layer has a cross-sectional thickness of 10–100 Angstroms.
  • 19. The method of claim 15, wherein the feature is a via.
  • 20. The method of claim 15, wherein the continuous barrier adhesion precursor layer includes tantalum nitride, tungsten nitride, or disilicon nitride.
US Referenced Citations (66)
Number Name Date Kind
5004520 Tsuji et al. Apr 1991 A
5224520 Shinbara et al. Jul 1993 A
5243222 Harper et al. Sep 1993 A
5300462 Kakumu Apr 1994 A
5552341 Lee Sep 1996 A
5654245 Allen Aug 1997 A
5770517 Gardner et al. Jun 1998 A
5821168 Jain Oct 1998 A
5882738 Blish, II et al. Mar 1999 A
5899740 Kwon May 1999 A
5969422 Ting et al. Oct 1999 A
6015749 Liu et al. Jan 2000 A
6030895 Joshi et al. Feb 2000 A
6037001 Kaloyeros et al. Mar 2000 A
6069068 Rathore et al. May 2000 A
6090701 Hasunuma et al. Jul 2000 A
6090710 Andricacos et al. Jul 2000 A
6096648 Lopatin et al. Aug 2000 A
6117770 Pramanick et al. Sep 2000 A
6130156 Havemann et al. Oct 2000 A
6156638 Agarwal et al. Dec 2000 A
6180522 Hong Jan 2001 B1
6181012 Edelstein et al. Jan 2001 B1
6225221 Ho et al. May 2001 B1
6242808 Shimizu et al. Jun 2001 B1
6268291 Andricacos et al. Jul 2001 B1
6294463 Tseng Sep 2001 B1
6294836 Paranjpe et al. Sep 2001 B1
6297146 Lopatin Oct 2001 B1
6307265 Anand et al. Oct 2001 B1
6344413 Zurcher et al. Feb 2002 B1
6365502 Paranjpe et al. Apr 2002 B1
6399496 Edelstein et al. Jun 2002 B1
6410383 Ma Jun 2002 B1
6420262 Farrar Jul 2002 B1
6423289 Klatte Jul 2002 B1
6423633 Tseng Jul 2002 B1
6426289 Farrar Jul 2002 B1
6429493 Asahina et al. Aug 2002 B1
6440849 Merchant et al. Aug 2002 B1
6461675 Paranjpe et al. Oct 2002 B2
6461909 Marsh et al. Oct 2002 B1
6465867 Bernard et al. Oct 2002 B1
6482734 Ha et al. Nov 2002 B1
6482740 Soininen et al. Nov 2002 B2
6500749 Liu et al. Dec 2002 B1
6521532 Cunningham Feb 2003 B1
6534865 Lopatin et al. Mar 2003 B1
6589874 Andricacos et al. Jul 2003 B2
6605874 Leu et al. Aug 2003 B2
6703307 Lopatin et al. Mar 2004 B2
6706626 Huang Mar 2004 B2
6713373 Omstead Mar 2004 B1
6790773 Drewery et al. Sep 2004 B1
20010035237 Nagano et al. Nov 2001 A1
20020036309 Sekiguchi et al. Mar 2002 A1
20020039542 Bogel et al. Apr 2002 A1
20020053741 Iwasaki et al. May 2002 A1
20020076925 Marieb et al. Jun 2002 A1
20020084529 Dubin et al. Jul 2002 A1
20020102838 Paranjpe et al. Aug 2002 A1
20020109233 Farrar Aug 2002 A1
20020137332 Paranjpe et al. Sep 2002 A1
20040105934 Chang et al. Jun 2004 A1
20040192021 Li Sep 2004 A1
20050124154 Park et al. Jun 2005 A1
Foreign Referenced Citations (4)
Number Date Country
0 567 867 Nov 1993 EP
1 039 531 Sep 2000 EP
1 039 531 Dec 2000 EP
1 094 515 Apr 2001 EP
Related Publications (1)
Number Date Country
20050085073 A1 Apr 2005 US