Claims
- 1. A method of fabricating a multiplicity of integrated circuits (ICs) on a semiconductor wafer, each IC having a multiplicity N of stacked structural levels, said method comprising the steps of:
using a set of patterned masks together with phololithographic etching techniques to form each of said structural levels in/on said wafer for each of said ICs, said ICs being separated from one another by corridors, said structural levels forming a functional circuit and at least one test circuit in/on said wafer, characterized by
forming said test circuit to include a plurality of test devices, each test device corresponding to a version of said mask set in which at least one modification to said mask set may have been made.
- 2. The invention of claim 1 further including
forming said test circuit as a plurality of verification arrays, each array corresponding to a version of said mask set in which at least one modification to said mask set may have been made, forming each of said arrays to include a multiplicity of n≦N electrical paths connected in parallel with one another and extending across n of said structural levels, each of said paths including n actuatable, series-connected elements corresponding to said masks used to form n of said structural levels, and after the modification of any one of said masks in a particular version of said mask set, actuating selected ones of said elements in the array corresponding to the modified masks of said version.
- 3. The invention of claim 1 wherein said at least one test circuit is formed in each of said ICs.
- 4. The invention of claim 1 wherein said at least one test circuit is formed in at least one of the corridors between said ICs.
- 5. The invention of claim 1 wherein said structural levels are formed to include a polysilicon level and a multiplicity m of window levels alternating with a multiplicity m of metal levels, where n=(1+2m).
- 6. The invention of claim 1 wherein said actuatable elements are formed as a series of connected links that can be selectively removed to indicate mask changes at a particular structural level.
- 7. The invention of claim 6 wherein said elements are formed so that at least one of said elements is located at each of said n structural levels.
- 8. The invention of claim 1 wherein within each array one end of each of said paths is coupled to an input voltage pad and the other end of each of said paths is coupled to an output signal pad, and wherein each of said arrays has a common input signal pad and separate output signal pads.
- 9. A semiconductor wafer comprising
a multiplicity of integrated circuits (ICs) formed in/on said wafer, each of said ICs including a multiplicity of stacked structural levels that are formed using a set of masks together with phololithographic etching techniques, said ICs being separated from one another by corridors, said structural levels forming in/on said wafer a multiplicity of functional circuits and at least one test circuit, characterized in that
said at least one test circuit includes a plurality of test devices, each test device corresponding to a version of said mask set in which at least one modification to said mask set may have been made.
- 10. The invention of claim 9 wherein
each of said test devices comprises a verification array, each of said arrays includes a multiplicity of n≦N electrical paths connected in parallel with one another and extending across n of said structural levels, each of said paths including n actuatable, series-connected elements corresponding to said masks used to form n of said structural levels, and selected ones of said elements in the array being actuated, each actuated element corresponding to a mask that was modified in a version of said mask set corresponding to said array.
- 11. The invention of claim 9 wherein at least one of said test circuits is located within each of said ICs.
- 12. The invention of claim 9 wherein said at least one test circuit is located within at least one of said corridors.
- 13. The invention of claim 9 wherein said structural levels include a polysilicon level and a multiplicity m of window levels alternating with a multiplicity m of metal levels, where n=(1+2m).
- 14. The invention of claim 10 wherein said actuatable elements are formed as a series of connected links that are selectively removed to indicate mask changes at a particular structural level.
- 15. The invention of claim 14 wherein at least one of said elements is located at each of said n structural levels.
- 16. The invention of claim 10 further including an input voltage pad and a multiplicity of output signal pads, and wherein within each array one end of each of said paths is coupled to said input voltage pad and the other end of each of said paths is coupled to one of said output signal pads, and wherein each of said arrays has said input signal pad in common and has separate output signal pads.
- 17. An integrated circuit comprising
a multiplicity of stacked structural levels that are formed using a set of masks together with phololithographic etching techniques, said structural levels forming within said IC a functional circuit and at least one test circuit, characterized in that
said at least one test circuit includes a plurality of test devices, each test device corresponding to a version of said mask set in which at least one modification to said mask set may have been made.
- 18. The invention of claim 17 wherein
each of said test devices comprises a verification array, each of said arrays includes a multiplicity of n≦N electrical paths connected in parallel with one another and extending across n of said structural levels, each of said paths including n actuatable, series-connected elements corresponding to said masks used to form n of said structural levels, and selected ones of said elements in the array being actuated, each actuated element corresponding to a mask that was modified in a version of said mask set corresponding to said array.
- 19. The invention of claim 17 wherein said structural levels include a polysilicon level and a multiplicity m of window levels alternating with a multiplicity m of metal levels, where n=(1+2m).
- 20. The invention of claim 18 wherein said actuatable elements are formed as a series of connected links that are selectively removed to indicate mask changes at a particular structural level.
- 21. The invention of claim 18 wherein at least one of said elements is located at each of said n structural levels.
- 22. The invention of claim 18 further including an input voltage pad and a multiplicity of output signal pads, and wherein within each array one end of each of said paths is coupled to said input voltage pad and the other end of each of said paths is coupled to one of said output signal pads, and wherein each of said arrays has said input signal pad in common and has separate output signal pads.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority from copending, provisional application Serial No. 60/167,132 filed on Nov. 23, 1999.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60167132 |
Nov 1999 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
09528071 |
Mar 2000 |
US |
Child |
10317147 |
Dec 2002 |
US |