1. Field of Invention
The present invention relates to a method for etching poly Si gate stacks with raised shallow trench isolation (STI) on a substrate where the thickness of the poly Si gates at the AA and STI oxide is different.
2. Description of the Related Art
In contemporary Complementary Metal Oxide Semiconductor (CMOS) technology, field effect transistors are employed that are adjacent to or bounded by trenches to affect semiconductor isolation techniques. More particularly, the isolation is referred to as shallow trench isolation (STI), which is an isolation technique in which the insulating material or trench extends beyond or is raised above the surface of the substrate on top of the gate stack. Even more particularly, it relates to an isolation structure for a transistor in a DRAM (dynamic random access memory) cell.
Designers of technologies for producing semiconductor devices have been continually inspired to increase device densities to remain cost and performance competitive. As a result, VLSI and ULSI technologies entered the sub-micron realm of structural dimensions and are designing technologies in the nanometer feature size range. In the future atomic physical limits will be reached in the conventional two-dimensional design approach to semiconductor device design.
Dynamic Random Access Memory (DRAM) designers have met the challenges in advancing technologies by pushing the limits of feature size resolution with each generation of DRAM. Thus, designers of 64 K bit DRAMs ere perplexed to learn that a practical physical limit to charge capacity of storage capacitors had already been reached due to the minimum charge capacity required to allow reliable data signal sensing in the presence of naturally occurring atomic particle radiation inherently present in fabrication materials and the operating environment.
Storage capacitors in the range of about 50 femtofarads are now considered to be a physical limit. This limitation prevented a continuation of the scaling of DRAM dimensions and voltages initiated in the early 1970s. Reduction in the surface area of semiconductor substrate utilized by the DRAM storage capacitor has been severely restricted. Due to decreases in the thickness of reliable capacitor dielectric materials, existing 1 Megabit (1 Mb) DRAM technologies continue to enjoy the freedom of planar, two-dimensional device and circuit design.
Beginning with 4 Mb DRAMs, three-dimensional design has been utilized to the extent that the single device/capacitor memory cell has been altered to provide the capacitor in a vertical dimension.
In such designs, the capacitor is formed in a trench formed in the surface of the semiconductor substrate. In still denser designs, other forms of three-dimensional capacitors are proposed, such as stacking the plates of the capacitors above the transfer device. Such designs, however, present difficulties in forming the interconnections to the required word access and data bit lines to the DRAM memory cell. Additional designs have been proposed in which the transfer device and its associated capacitor are both formed within a trench of preferably minimum feature size.
A large number of proposals for 16 Mb and greater density DRAM cell designs have avoided continuing development of trench cell technology because of the existence of charge leakage mechanisms known to be present in trench capacitor structures. As these leakage mechanisms have become known, extensions of trench DRAM cells designs have been used successfully in 16 Mb designs.
“Trench and Compact Structures for DRAMs” by P. Chatterjee et al., International Electron Devices Meeting 1986, Technical Digest paper 6.1, pp. 128–131, disclose variations in trench cell designs through 16 Mb DRAM designs, including the Substrate Plate Trench (SPT) cell disclosed in U.S. Pat. No. 4,688,063. The SPT cell uses a highly conductive substrate as the DRAM cell plate. The storage node of each cell is formed in a deep trench in the substrate.
U.S. Pat. No. 4,801,988 disclose an improved SPT cell which includes a thick isolation region formed within the trench to enable higher density packaging of DRAM cells. The article “CMOS Semiconductor Memory Structural Modification to Allow increased Memory Charge” anonymous, IBM Technical Disclosure Bulletin, Vol. 31, No. 11, April 1989, pp. 162–5, disclose a method of isolating the substrate plate of an SPT cell from support devices by providing a buried region under support devices in order to allow the plate reference voltage to be separately biased at an optimum Vdd/2 volts.
U.S. Pat. No. 4,829,017 disclose a method of forming a buried doped layer in a substrate by forming a shallow trench, protecting its sidewalls, further extending the trench and doping the walls of the extended trench to form a continuous doped region useful as the storage node of a trench DRAM.
U.S. Pat. No. 4,918,502 relates to variations in SPT DRAM cells in which a buried region of opposite conductivity type from the substrate is used on one plate of the DRAM storage capacitor. A buried plate trench DRAM cell in which the storage node of the cell and a sheath plate are formed in a single trench is disclosed. At the bottom of the trench a diffusion of opposite type from the substrate is formed such that the diffusions of adjacent cells interconnect forming a grid-like structure. One or more trenches not associated with a DRAM cell is formed to act as a reach through to enable the doped regions to be biased at a suitable reference voltage.
A severe disadvantage for raised STI structures is that the thickness of the poly Si gates at the AA and the STI oxide is different. This difference in thickness of poly Si gates at the AA and the STI oxide makes it very difficult during the manufacturing process to obtain vertical profiles of the poly Si gate stacks both at the AA and at the STI oxide.
While etching the poly Si gate with raised STI structure, poly Si notching is typically observed at the STI oxide and poly Si tapering is typically observed at the AA.
Therefore, there is a need in the art of semiconductor isolation techniques, more particularly, in shallow trench isolation (STI) in which insulating material is raised above the surface of the semiconductor—for a method to eliminate the different thickness and thereby eliminate or substantially reduce poly Si notching at the STI oxide and poly Si tapering at the AA or both.
One object of the present invention is to provide a method of providing etching of a poly Si gate stack with raised STI structures to obtain vertical profiles of poly Si gate stacks both at the AA and at the STI oxide.
Another object of the present invention is to provide a method for etching poly Si gate stacks with raised STI structure in a manner such that poly Si notching at the STI oxide and poly Si tapering at the AA or both is eliminated while etching the poly Si gate with raised STI structure.
A further object of the present invention is to provide a method of etching poly Si gate stacks with raised STI structure to obtain vertical profiles of poly Si gate stacks both at the AA and at the STI oxide by eliminating poly Si notching at the STI oxide and eliminating poly Si tapering at the AA, by use of a combination of applying a poly Si passivation layer and selectively clearing away the passivation layer.
A further object yet still of the present invention is to provide a method of etching poly Si gate stacks with raised STI structure to obtain vertical profiles of poly Si gate stacks both at the AA and at the STI oxide, by eliminating poly Si notching at the STI oxide and eliminating poly Si tapering at the AA by the combination of applying a poly Si passivation layer and selectively clearing away the passivation layer in a single reactive ion etching (RIE) chamber.
In general the invention is accomplished by: etching a gate silicide layer+a poly Si 2 layer; forming a continuous poly Si passivation layer on sidewalls of said silicide and poly Si 2 layers and at the interface of said poly Si 2 layer and a poly Si 1 layer; affecting a Si oxide break-through etch to clear the passivation layer at the interface of said poly Si 2 and said poly Si 1 layers while leaving intact said passivation layer on said sidewalls of said silicide and said poly Si 2 layers; and etching said poly Si 1 layer with an oxide selective process to preserve the underlying thin gate oxide and thin passivation layer at the sidewall to obtain vertical profiles of poly Si gate stacks both at the AA and the STI oxide.
In raised STI structures, the thickness of the poly Si gates at the AA and STI oxide is different, thereby making it very difficult to obtain vertical profiles of poly Si gate stacks both at the AA and at the STI oxide. In this connection, for background elucidation, reference is now made to
However, upon or after gate stack etching, as can be seen from
The invention etching method etches the gate structure both at the AA and at the STI oxide by utilizing a combination of poly Si passivation and selectively clearing the passivation layer. To clarify this innovation, reference is made to
Thereafter, a continuous poly Si passivation layer is formed on sidewalls of the silicide and poly Si 2 layers and at the interface of said poly Si 2 layer and the poly Si 1 layer. In this connection, a poly Si oxidation or a plasma assisted chemically grown oxide may be deposited and used as the passivation layer. The chemically grown oxide may be selected from the group consisting of SiO2:Cl, SiO2:Br, and SiO2:F to permit deposition to be formed to create a poly Si passivation layer PL on the silicide and poly 2 layers as shown in
A Si oxide break-through etch is next performed to achieve a passivation cleared PC or clear passivation layer at the bottom of the poly 2 layer, as is shown in
A Si oxide selective etch of poly Si 2 is next utilized to accomplish a main etch and an over etch, as is shown in
In summarization, the invention process is accomplished by first using a normal gate stack etch process (etch of gate silicide+poly Si 2), after which a poly Si passivation step is utilized to create a continuous passivation layer. In this connection, a thermal oxidation process can be used to form an extremely thin Si oxide layer. The passivation may also be accomplished in a conventional RIE chamber. Plasma assisted chemically grown oxide (SiO2:Cl, SiO2:Br and SiO2:F) is deposited and used as the passivation layer. Next, an oxide breakthrough step, which selectively clears the passivation layer only at the bottom, and not on sidewall, is performed. Finally, the poly Si 1 layer is then etched with a highly oxide selective process to preserve not only the underlying thin gate oxide but also the thin passivation layer at the sidewall.
The advantages of the method of etching poly Si gate stacks with raised STI structures are as follows:
This application is a continuation of patent application Ser. No. 09/596,484 entitled METHOD TO ETCH POLY SI GATE STACKS WITH RAISED STI STRUCTURE, filed on Jun. 19, 2000, which application is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4517731 | Khan et al. | May 1985 | A |
4688063 | Lu et al. | Aug 1987 | A |
4801988 | Kenney | Jan 1989 | A |
4829017 | Malhi | May 1989 | A |
4918502 | Kaga et al. | Apr 1990 | A |
4937643 | Deslauriers et al. | Jun 1990 | A |
5100817 | Cederbaum et al. | Mar 1992 | A |
5173439 | Dash et al. | Dec 1992 | A |
5188980 | Lai | Feb 1993 | A |
5238859 | Kamijo et al. | Aug 1993 | A |
5264716 | Kenney | Nov 1993 | A |
5314576 | Kadomura | May 1994 | A |
5380675 | Hsue et al. | Jan 1995 | A |
5422290 | Grubisch | Jun 1995 | A |
5438006 | Chang et al. | Aug 1995 | A |
5441904 | Kim et al. | Aug 1995 | A |
5453156 | Cher et al. | Sep 1995 | A |
5455444 | Hsue | Oct 1995 | A |
5486714 | Hong | Jan 1996 | A |
5539229 | Noble, Jr et al. | Jul 1996 | A |
5545578 | Park et al. | Aug 1996 | A |
5554545 | Wu et al. | Sep 1996 | A |
5629221 | Chao et al. | May 1997 | A |
5656533 | Kim | Aug 1997 | A |
5706164 | Jeng | Jan 1998 | A |
5714398 | Chao et al. | Feb 1998 | A |
5776808 | Muller et al. | Jul 1998 | A |
5801083 | Yu et al. | Sep 1998 | A |
5807789 | Chen et al. | Sep 1998 | A |
5838044 | Chang et al. | Nov 1998 | A |
5902125 | Wu | May 1999 | A |
5915183 | Gambino et al. | Jun 1999 | A |
5951897 | Wauer et al. | Sep 1999 | A |
6022781 | Noble, Jr. et al. | Feb 2000 | A |
6033943 | Gardner | Mar 2000 | A |
6091119 | Wu | Jul 2000 | A |
6107158 | Zheng et al. | Aug 2000 | A |
6121073 | Huang et al. | Sep 2000 | A |
6123862 | Donohoe et al. | Sep 2000 | A |
6143644 | Chen et al. | Nov 2000 | A |
6150234 | Olsen | Nov 2000 | A |
6150235 | Doong et al. | Nov 2000 | A |
6190971 | Gruening et al. | Feb 2001 | B1 |
RE37104 | Doan et al. | Mar 2001 | E |
6225187 | Huang et al. | May 2001 | B1 |
6228712 | Kawai et al. | May 2001 | B1 |
6235589 | Meguro | May 2001 | B1 |
6268251 | Zhong et al. | Jul 2001 | B1 |
6323089 | Kao et al. | Nov 2001 | B1 |
6348383 | Tseng | Feb 2002 | B1 |
6492250 | Horiuch et al. | Dec 2002 | B1 |
Number | Date | Country |
---|---|---|
WO-9827586 | Jun 1998 | WO |
Number | Date | Country | |
---|---|---|---|
20040048483 A1 | Mar 2004 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09596484 | Jun 2000 | US |
Child | 10638673 | US |