(1) Field of the Invention
The invention relates to a method of source/drain implantation, and more particularly, to a method of improving transistor performance matching for plasma-assisted source/drain formation.
(2) Description of the Related Art
In semiconductor manufacturing, extremely pure (also known as intrinsic) semiconductors, for example, silicon (Si), germanium (Ge), silicon germanium (SiGe), gallium arsenide (GaAs) and silicon carbide (SiC), are intentionally doped with impurities to change their electrical properties. For Group 4 semiconductors, the most common dopants are acceptors from Group 3 of the periodic table, such as boron (B), and donors from Group 5 of the periodic table, such as arsenic (As) and phosphorous (P). Acceptors form p-type semiconductors where the majority carriers are holes while donors form n-type semiconductors where the majority carriers are electrons. Lightly- and moderately doped (also known as extrinsic) semiconductors are components of many devices, including diodes and transistors.
Transistors, which are used to amplify or switch electronic signals, are made of both p-type and n-type semiconductors. For example, bipolar transistors consist of two p-n junctions joined in series to form n-p-n or p-n-p transistors. For both types, there are three terminals, namely emitter, base and collector. The emitter emits the charge, the collector collects the charge, and the base between the emitter and the collector controls the collector current. For a field-effect transistor, the terminals are labeled source, gate and drain respectively, and a voltage at the gate controls the current between the source and the drain.
As device geometries continue to shrink, the junction depth of the source and drain regions of a transistor must be made shallower to prevent short channel effect and its accompanying hot carrier effect that degrade device performance. For source/drain (S/D) junctions which are doped, low energy ion implantation is needed to obtain shallow depth profiles. Plasma-assisted doping is widely used because it offers unique advantages over conventional beamline technologies, including ultra-low energy, high throughput, low cost and small footprint.
During plasma-assisted doping, dopant gas is partially ionized to form plasma containing positive ions, negative electrons and neutral molecules. A negative bias voltage is applied to the wafer and positive ions in the plasma are accelerated across the sheath and implanted within the wafer. Some of the ions fall on the top surface or sidewall of the photoresist mask that covers the regions not intended for plasma-assisted doping, and are repelled from the positively charged surface onto the regions requiring plasma-assisted doping. In the process, the ions lose energy and do not have sufficient energy to penetrate the wafer. This results in surface deposition, rather than implantation, which blocks the implant. Due to the projectile of the scattered ions, the deposited surface layer will be thicker in the center than at the mask edge. Hence, dopant concentration will decrease with increasing distance from the mask edge. Non-uniform dopant profile leads to differences in the characteristics of similar transistors located at different areas of the implanted regions, such as threshold voltage. Such imbalance affects the proper functionality of circuits, especially those which require the electrical performance to be matched between two or more transistors.
This phenomenon is only observed for low energy ion implantation because for high energy ion implantation, the scattered ions will have sufficient energy to penetrate the wafer surface. Therefore, the opposite is observed. A number of papers have reported higher dopant concentration at the center than at the mask edge due to the contribution by scattered ions. For example, see Drennan et al., “Implications of Proximity Effects for Analog Design,” IEEE Custom Integrated Circuits Conference, 2006; pp. 169-176 and Hook et al., “Lateral Ion Implant Straggle and Mask Proximity Effect,” IEEE Transactions on Electron Devices 50 (9) 2003, pp. 1946-1951.
The plasma deposited surface layer is more pronounced when plasma-assisted doping is carried out with a hydride of the dopant species, e.g. diborane (B2H6) for p-channel source/drain implant and phosphine (PH3) for n-channel source/drain implant, due to the relative ease of dissociation of these gases in the plasma compared to their fluoride counterparts, e.g. BF3 and PF3. This observation was disclosed in U.S. Pat. No. 7,137,354 to Collins et al. However, the latter is not viable for p-channel S/D doping as fluorine enhances out-diffusion of boron resulting in higher contact resistance, and causes unintentional etching of the underlying layer. Therefore, a method to obtain a similar dose profile for different transistors when using hydrides of the dopant gas is needed.
Currently, there are only a few known methods to overcome the deposited surface layers. They include those disclosed in WO2004/013371, WO2006/099438 and US2006/0099830 and U.S. Pat. No. 7,528,389. WO2004/013371 to Walther and Radovanov teaches a method to remove the deposited surface layers by dilution gas sputtering. In another approach, the wafer is heated to promote evaporation of the deposited material. WO2006/099438 to Fang et al teaches a method to achieve dose uniformity by applying a bias voltage that increases with the increasing deposited surface layer thickness so that dopant ions have sufficient energy to penetrate the deposited surface layer into the wafer. US2006/0099830 to Walther et al teaches a method for limiting the formation of the deposited surface layers by using fluorides or chlorides of the dopant gas, e.g. BF3 and PF3, instead of its hydrides, e.g. B2H6 and PH3, as they dissociate less easily. U.S. Pat. No. 7,528,389 to Fang et al teaches that ramping is adjusted to adjust the dopant concentration. The number of pulses and pulse duration are selected to provide the desired impurity dose. Duty cycle ramping is used to prevent wafer surface arcing, not to neutralize charges on the photoresist surface. Voltage bias is ramped according to the thickness of the deposited surface layer. The method focuses on maintaining the depth profile of the dopant, and minimizing the dopant spread in vertical and lateral directions.
According to these above disclosures by Varian Semiconductor Equipment Associates, Inc., materials deposited on the wafer surface are neutral particles that result from the dissociation of dopant gas. These neutrals and ions deposit randomly on the wafer surface. Thus, the surface deposited layer is not expected to show a dome-shaped profile. On the other hand, our observations suggest that materials deposited on the wafer surface are positive ions that repel from the like-charged photoresist mask. As a result, the deposited surface layer thickness is sensitive to photoresist mask patterns, a problem that was not considered in the above disclosures.
It is the primary objective of the present invention to dope transistors with equal or similar dopant concentration.
It is another objective of the invention to dope transistors with equal or similar dopant concentration by using a slow dose per pulse ramp during plasma-assisted doping.
It is a further objective of the invention to dope transistors with equal or similar dopant concentration by placing transistors in a region where surface deposition thickness is constant.
Yet another objective of the invention is to dope transistors with equal or similar dopant concentration by placing transistors away from the mask edge.
In accordance with the objectives of the invention, a slow dose per pulse ramp is used during plasma-assisted doping.
Also in accordance with the objectives of the invention, the transistor layout is changed so that transistors are placed in the region where surface deposition thickness is constant to minimize variation between the dopant profiles of a transistor pair. Alternatively, the mask edge, where there is huge variation in surface deposition thickness, can be shifted further from the transistor.
In the accompanying drawings forming a material part of this description, there is shown:
The present invention provides two methods for doping transistors with equal or similar dopant concentration. In a first preferred embodiment of the invention, according to the first method, a slow dose per pulse ramp is used during plasma-assisted doping. In a second preferred embodiment of the invention, the transistor or mask layout is changed to provide consistent doping concentration.
The first preferred embodiment of the invention will now be described with reference to
The plasma-assisted ion implantation process of the present invention results in a surface deposited layer 25 consisting of neutral particles and low energy ions that randomly fall on the wafer surface. The contribution from repelled ions which gives rise to non-uniformity of the surface deposited layer is negligible, resulting in a uniform thickness layer 25 of minimal thickness. With the reduction of the plasma deposited surface layer 25, the ion implant will not be blocked and a uniform dose profile for a transistor pair can be obtained.
The plasma-assisted doping of the present invention uses a slow dose per pulse ramp during plasma-assisted doping. Instead of introducing the dopant gas at a fixed duty cycle, pulse width and dose, dopant gas, preferably comprising a hydride of the dopant species (e.g. B2H6, PH3 and AsH3), is introduced into the plasma-assisted doping chamber at low duty cycle, pulse width and dose at the beginning of the process. The duty cycle gradually increases until the desired dopant concentration is obtained. The duty cycle increases in a step function as shown in
Duty cycle is defined as the ratio of pulse width to period, as shown in
As a result, ion implant will not be blocked and a uniform dose profile can be obtained. Reduced surface deposition thickness also means that less effort is needed to remove the surface layer after plasma-assisted doping, e.g. by hot de-ionized water clean, hot sulfuric peroxide clean, plasma-assisted strip, etc.
Dose per pulse (DPP) ramp is measured in terms of a newly-coined implant cycle factor (ICF) which is defined as:
where DCi is the duty cycle and t is the process time of step i which is a function of pulse width and dose (refer to
The above equation is given by way of example only. It will be apparent to those skilled in the art that numerous variations and modifications to the above equation may be made without departing from the spirit and scope of the invention. It should also be understood that although an equal step increase is shown in
At the beginning of the plasma-assisted doping process, the top surface and sidewall of the photoresist mask are more charged up than the open surface between the photoresist mask as it is nearer to the dopant source (see
The second preferred embodiment of the invention will now be described with reference to
Maintaining a minimum distance between the mask edge and the transistors will ensure that the transistors are in the region where deposition thickness is constant so that there is negligible variation between the dopant profiles of transistor pair. This minimum distance from edge of the photoresist mask is dependent on the spacing between the photoresist masks, and can be determined from simulation. The minimum distance is preferably at least 0.50 μm.
It should be understood that although the above description illustrates a transistor pair, one skilled in the art would appreciate that the present invention can be applied to more than two transistors where it is important to have equal or similar dopant concentration. It can also be applied to devices other than transistors where uniform dopant profile is desired.
The process of the present invention focuses on minimizing transistor mismatch by: 1) using duty cycle ramping to neutralize charges on the photoresist surface, or 2) changing the design, such as mask layout, to fix transistor mismatch.
In conclusion, we note the following advantages of the present invention:
Although the preferred embodiment of the present invention has been illustrated, and that form has been described in detail, it will be readily understood by those skilled in the art that various modifications may be made therein without departing from the spirit of the invention or from the scope of the appended claims.