Claims
- 1-36. (Canceled)
- 37. An apparatus comprising:
a first register to provide an enable/disable bit for a thermal management system on an integrated circuit die; a second register to selectively disengage a specified portion of the thermal management system; a third register to enable the thermal management system in response to an external event; a fourth register to force the thermal management system active while overriding a disable bit provided by the first register; and a fifth register to allow external software and hardware to enable the thermal management system.
- 38. The apparatus of claim 37, further comprising a visibility element to indicate a status of an output of a temperature sensor associated with the thermal management system.
- 39. The apparatus of claim 38, the visibility element comprising:
a register to indicate the status of the temperature sensor output; another register to provide a sticky bit; a counter to count a number of lost clock cycles resulting from operation of the thermal management system; and circuitry to generate an interrupt when the temperature sensor output transitions to a different state.
- 40. The apparatus of claim 38, further comprising a power modulation element to reduce power consumption of the integrated circuit die in response to the temperature sensor output.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 09/281,237, filed Mar. 30, 1999.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09784255 |
Feb 2001 |
US |
Child |
10821292 |
Apr 2004 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09281237 |
Mar 1999 |
US |
Child |
09784255 |
Feb 2001 |
US |