This application claims priority from U.S. Provisional Patent Application No. 60/111,632, filed Dec. 9, 1998, and entitled “Method For Designing Standard Cell Transistor Layout.” This provisional application is herein incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
5038192 | Bonneau et al. | Aug 1991 | A |
5598347 | Iwasaki | Jan 1997 | A |
5619418 | Blaauw et al. | Apr 1997 | A |
5689432 | Blaauw et al. | Nov 1997 | A |
5737236 | Maziasz et al. | Apr 1998 | A |
5796624 | Sridhar et al. | Aug 1998 | A |
5802349 | Rigg et al. | Sep 1998 | A |
5880967 | Jyu et al. | Mar 1999 | A |
Entry |
---|
Kao et al., Algorithms for Automatic Transistor Sizing in CMOS Digital Circuits, Proceedings of the 22nd ACM/IEEE Conference on Design Automation, pp. 781-784, Jun. 1985.* |
Shyu et al., Optimization-Based Transistor Sizing, IEEE Journal of Solid-State Circuits, pp. 400-409, Apr. 1998.* |
M. Yamada et al., Synergistic Power/Area Optimization With Transistor Sizing and Wire Length Minimization, IEEE Symposium of Low Power Electronics, pp. 50-51, Oct. 1994.* |
C. Tretz et al., CMOS Transistor Sizing for Minimization of Energy-Delay Product, Sixth Great Lakes Symposium on VLSI, pp. 168-173, Mar. 1996. |
Number | Date | Country | |
---|---|---|---|
60/111632 | Dec 1998 | US |