The present disclosure generally relates to methods for fabricating semiconductor devices, and more particularly relates to methods for fabricating semiconductor devices with reduced damage to shallow trench isolation (STI) regions.
As miniaturization of elements of an integrated circuit semiconductor device drives the industry, not only must critical dimensions of elements shrink, but also vertical variation or “topography” must be minimized in order to increase lithography and etch process windows and, ultimately, the yield of integrated circuits.
Conventional shallow trench isolation (STI) fabrication techniques include forming a pad oxide on an upper surface of a semiconductor substrate, forming a nitride, e.g., silicon nitride, polish stop layer thereon, etching the stop layer and semiconductor substrate to form a trench and active regions in the semiconductor substrate, forming a thermal oxide liner in the trench and then filling the trench with isolation material, such as silicon oxide, forming an overburden on the nitride polish stop layer. Planarization is then implemented, as by conducting chemical mechanical polishing (CMP). During subsequent processing, the nitride layer is removed along with the pad oxide followed by doping of active areas, which typically involve masking, ion implantation, and cleaning steps. During such cleaning steps, the top corners of the isolation material are isotropically removed leaving voids or “divots” in top surface of the isolation material. The resulting vertical variation makes the proper structure and encapsulation of any gate extending across an STI region difficult, particularly as critical dimensions shrink.
Also, conventional STI fabrication techniques face difficulty in filling the STI trenches without voids, gaps or other irregularities. Therefore, spin-on glass (SOG) or other oxide materials are used. However, these oxide materials have high wet etch rates. In order to reduce their etch rates, high temperature, e.g., 950° C.-1150° C.), and long duration anneals are added during the STI formation process, leading inevitably to a shrinkage of the film and a densification of the oxide. A drawback of this approach is that increased overlay errors can happen if wafers are subjected to the mechanical stress of such annealed films.
Accordingly, it is desirable to provide methods for fabricating semiconductor devices with reduced damage to STI regions. In addition, it is desirable to provide methods for fabricating semiconductor devices which avoid use of high temperature anneals for densifying the isolation material. Furthermore, other desirable features and characteristics will become apparent from the subsequent detailed description and the appended claims, taken in conjunction with the accompanying drawings and the foregoing technical field and background.
Methods are provided for fabricating a semiconductor device. In accordance with one embodiment, the semiconductor device is fabricated on a semiconductor substrate. The method includes selectively implanting dopant ions to form implants in the semiconductor substrate. Trenches are formed in the semiconductor substrate, and the trenches are filled with an isolation material. An upper surface of the isolation material is established substantially coplanar with the semiconductor substrate. In the method, the implants and the isolation material are then simultaneously annealed.
In another embodiment, a method is provided for fabricating a semiconductor device on a semiconductor substrate. In the method, a planarization stop layer is deposited overlying the semiconductor substrate. Trenches are formed in the semiconductor substrate, and an isolation material is deposited in the trenches. The method planarizes the isolation material to the planarization stop layer. A uniform portion of the isolation material is then removed to establish an upper surface of the isolation material non-intersecting with the semiconductor substrate.
In accordance with another embodiment, a method for fabricating a semiconductor device includes providing a semiconductor substrate with a pad oxide layer overlying a semiconductor layer. An implant mask is formed over the semiconductor substrate, and dopant ions are selectively implanted to form implants in the semiconductor substrate. The implant mask is removed and a planarization stop layer is deposited on the semiconductor substrate. The method etches the planarization stop layer and the semiconductor substrate to form trenches in the semiconductor substrate. An isolation material is then deposited in the trenches and is planarized to the planarization stop layer. In the method, a dry deglazing process is performed with hydrofluoric (HF) acid vapor to establish an upper surface of the isolation material non-intersecting with the semiconductor substrate and to remove residual oxide from the planarization stop layer. The planarization stop layer is removed from the semiconductor substrate. The implants and the isolation material are simultaneously annealed at a temperature of about 650° C. to about 1050° C. in an ambient atmosphere of oxygen or nitrogen. After annealing the implants and the isolation material, the pad oxide layer is removed from the semiconductor substrate and a gate insulator layer is formed on the semiconductor layer.
Embodiments of the transistor and methods of fabrication will hereinafter be described in conjunction with the following drawing figures, wherein like numerals denote like elements, and wherein:
The following detailed description is merely exemplary in nature and is not intended to limit the fabrication methods, applications or uses of the transistor. Furthermore, there is no intention to be bound by any expressed or implied theory presented in the preceding technical field, background or brief summary, or in the following detailed description.
It is contemplated herein that vertical variation of the isolation material forming STI regions can be reduced or eliminated through planarization of the isolation material followed by removal of a uniform amount of the isolation material, such as by a dry deglazing process, and maintaining this condition by elimination of subsequent damage by implantation and cleaning processes. Further, it is contemplated that a single low temperature anneal can be used to simultaneously activate implant areas and to reduce the etch rate of the isolation material forming the STI regions.
In accordance with the various embodiments herein, a method for fabricating a semiconductor device results in reduced vertical variation in the isolation material forming the device's STI regions. In various embodiments herein, the method includes a single annealing step to simultaneously anneal both the isolation material forming the STI and the well implants.
Turning now to
As shown in
In
In
As illustrated in
After the isolation material 136 is planarized, a deglazing process is used to remove a desired height/portion of the isolation material 136 to reestablish the surface 140 of the isolation material 136 at a desired step height as shown in
As shown in
After the anneal, the pad oxide layer 104 and any oxides formed during the anneal are removed from the semiconductor substrate 102, and a gate insulator layer 150 is formed on the semiconductor layer 106 of the semiconductor substrate 102 as illustrated in
Additional processing forming gate structures and transistor structures and well known final process steps (e.g., back end of line (BEOL) process steps) may then be performed. It should be understood that various steps and structures may be utilized in further processing, and the subject matter described herein is not limited to any particular number, combination, or arrangement of steps or structures.
To briefly summarize, the fabrication methods described herein result in semiconductor devices having shallow trench isolation (STI) regions with planar surfaces and uniform step height, and without divots or other structural damage typically caused by wet etching or implant damage and resulting in vertical variation. Further, with a single low to medium temperature anneal process that simultaneously anneals both the implants and the isolation material, the total thermal budget experienced by the wafer is reduced. There is less wafer stress and a better overlay performance is possible.
While at least one exemplary embodiment has been presented in the foregoing detailed description, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or embodiments described herein are not intended to limit the scope, applicability, or configuration of the claimed subject matter in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing the described embodiment or embodiments. It should be understood that various changes can be made in the function and arrangement of elements without departing from the scope defined by the claims, which includes known equivalents and foreseeable equivalents at the time of filing this patent application.