The present disclosure relates generally to semiconductor devices and, more particularly, to methods for forming a copper interconnect of a semiconductor device using a dual damascene process.
Since efforts to improve a copper etching method have proven unsuccessful, a copper dual damascene process, which inlays copper in an interconnect line, has been developed as an alternative. The copper dual damascene process has been verified as an excellent process in terms of process affinity and cost reduction; although it had been confronted with practical barriers in terms of manufacturing apparatus due to completely different structures and across-the-board changes.
a through 1c are cross-sectional views illustrating a conventional process of forming a copper interconnect of dual damascene structure of a semiconductor device. Referring to
Referring to
Referring to
In the above-described conventional process of forming a copper interconnect having a dual damascene structure, the via hole 16 is formed by sequentially dry-etching the second insulating layer 15, the etch-stop layer 14 and the first insulating layer 13. Therefore, a size difference between the upper part and the lower part of the etch-stop layer 14 is caused due to the etching selectivity between the etch-stop layer 14 and the second insulating layer 15. Such a size difference may cause void formation in a copper via line when the via hole 16 and the trench 17 are filled with copper by a copper plating process. Furthermore, although the etching rate to the etch-stop layer 14 has been made substantially equal to the etching rate to the second insulating layer 15 by improving the dry etching process, overhang may occur when a barrier metal layer of Ta/TaN and a copper seed layer are deposited in the trench 17 and the via hole 16 because the width of the trench 17 is larger than the width of the via hole 16. This overhang may cause void formation in a copper via line, thereby deteriorating the device characteristics.
a through 1c are cross-sectional views illustrating a conventional process of fabricating a copper interconnect having a dual damascene structure.
a through 2c are cross-sectional views illustrating an example process of fabricating a copper interconnect having dual damascene structure performed in accordance with the teachings of the present invention.
a through 2c are cross-sectional views illustrating an example process of fabricating a copper interconnect for a semiconductor device. The interconnect of the illustrated example has a dual damascene structure.
Referring to
Referring to
Next, a bottom antireflection coating (BARC) (not shown) is deposited on the resulting structure. The BARC completely fills the via hole 25. A photoresist pattern (not shown) is formed on the BARC by a photolithography process. A second dry etching process is then performed while using the photoresist pattern as a mask to remove some portion(s) of the second insulating layer 24. The photoresist pattern and the BARC are then removed by an ashing process to complete a trench 26 through the second insulating layer 24. In the illustrated example, the trench 26 preferably has a depth between about 3000 Å and about 5000 Å. By performing the second dry etching process, both edge portions of the upper part of the via hole 25 are removed to form terraces 27.
In the illustrated example, the second dry etching process is performed by an etching apparatus using a dual plasma source. The etching apparatus of the illustrated example uses a source power between about 1000 W and about 1500 W, and a bias power between about 500 W and about 1000 W. In this example, the etching chamber has a volume between about 30 L and 40 L, and the internal pressure of the etching chamber is between about 20 mTorr and about 100 mTorr.
In the illustrated example. the second dry etching process uses CHF3, CF4, Ar and O2 as etching gases. The CHF3 gas of this example is supplied at a rate between about 20 sccm (standard cubic centimeter per minute) and about 50 sccm, and the CF4 gas is supplied at a rate between about 50 sccm and 100 sccm. Further, the Ar gas is supplied at a rate between about 100 sccm and about 400 sccm, and the O2 gas is supplied at a rate between about 5 sccm and about 15 sccm.
In the illustrated example, the depth of the trench 26 formed by the second dry etching process has a uniformity of about 3%.
Further, the illustrated example terraces 27 are formed so that the inclined plane of each terrace 27 is at an angle between about 60° and about 80° from the contact surface between the trench 26 and the via hole 25. By forming the terraces 27, the illustrated example process achieves a metal interconnect having a substantially uniform thickness even though an etch-stop layer is not deposited on the first insulating layer 23. Furthermore, by altering the right-angled edges between the via hole 25 and the trench 26 into the terraces 27, the example process obviates overhang which may occur during later Ta/TaN and copper deposition processes.
Referring to
In the illustrated example, the third dry etching process for making the opening 28 is performed by an etching apparatus using a dual plasma source. In such an example, the etching apparatus uses a source power between about 1500 W and about 2000 W, and a bias power between about 1000 W and about 1500 W. In the illustrated example, the etching chamber has a volume between about 25 L and about 30 L, and the internal pressure of the etching chamber is between about 20 mTorr and about 40 mTorr. The third dry etching process of the illustrated example uses CHF3, CF4, and Ar as etching gases. In the illustrated example, the CHF3 gas is supplied at a rate between about 20 sccm and about 30 sccm, the CF4 gas is supplied at a rate between about 10 sccm and about 200 sccm, and the Ar gas is supplied at a rate between about 200 sccm and about 300 sccm. The etching selectivity of the capping layer to the insulating layers is preferably less than 1 to 0.7. The inclined plane of each of the illustrated terraces 27, which are formed by the third dry etching process, is preferably at an angle between about 60° and about 70° from the contact surface between the trench 26 and the via hole 25.
From the foregoing, persons of ordinary skill in the art will appreciate that the above-described methods of forming a copper interconnect of a semiconductor device prevent void formation in the copper interconnect by etching insulating layers without using an etch-stop layer, thereby improving the electrical characteristics of the copper interconnect. Moreover, the described methods form terraces in the upper part of a via hole by removing the right-angled edges of the via hole, thereby enhancing the reliability of a dual damascene copper interconnection.
It is noted that this patent claims priority from Korean Patent Application Serial Number 10-2003-0101322, which was filed on Dec. 31, 2003, and is hereby incorporated by reference in its entirety.
Although certain example methods, apparatus and articles of manufacture have been described herein, the scope of coverage of this patent is not limited thereto. On the contrary, this patent covers all methods, apparatus and articles of manufacture fairly falling within the scope of the appended claims either literally or under the doctrine of equivalents.
Number | Date | Country | Kind |
---|---|---|---|
10-2003-0101322 | Dec 2003 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
6121141 | Woo et al. | Sep 2000 | A |
6399483 | Liu et al. | Jun 2002 | B1 |
6417566 | Wang et al. | Jul 2002 | B1 |
6440838 | Lui et al. | Aug 2002 | B1 |
6593246 | Hasegawa et al. | Jul 2003 | B1 |
6660630 | Chang et al. | Dec 2003 | B1 |
20040192058 | Chu et al. | Sep 2004 | A1 |
Number | Date | Country |
---|---|---|
10-2002-0009381 | Feb 2002 | KR |
Number | Date | Country | |
---|---|---|---|
20050142864 A1 | Jun 2005 | US |