The present invention relates to methods of forming integrated circuit devices and, more particularly, to methods of forming field effect transistors.
Conventional methods of forming field effect transistors frequently include techniques to form complementary metal oxide semiconductor (CMOS) transistors. In particular, CMOS fabrication methods frequently include forming N-channel MOS transistors (NMOS) and P-channel MOS transistors (PMOS) at side-by-side locations in a semiconductor substrate. However, because NMOS and PMOS transistors typically have different characteristics (e.g., channel mobility, threshold voltage, etc.), CMOS fabrication methods may require the use of masking, implantation and other steps that are unique to either PMOS transistor formation or NMOS transistor formation. For example, a technique to increase a mobility of charge carriers in a channel of a PMOS transistor may include the establishment of stress in the channel. One technique for generating stress in the channel of a PMOS transistor includes establishing a lattice mismatch between a material of the channel, which may be formed of silicon (Si), and a material of the source/drain regions, which may be formed of silicon germanium (SiGe). Unfortunately, because the magnitude of the stress in the channel of a PMOS transistor may be function of the volume of SiGe in the source/drain regions, CMOS fabrication steps that cause a reduction in the volume of the SiGe source/drain regions may significantly reduce PMOS transistor yield and performance.
Methods of forming field effect transistors according to some embodiments of the invention include selectively etching source and drain region trenches into a semiconductor region using a gate electrode as an etching mask. These trenches may have depths in a range from about 500-600 ÅA, for example. An epitaxial growth process is then performed to fill the source and drain region trenches. In particular, silicon germanium (SiGe) source and drain regions may be formed in the trenches using an epitaxial growth process. During this growth process, the bottoms and sidewalls of the trenches may be used as “seeds” for the silicon germanium growth. An epitaxial growth step may then be performed to define silicon capping layers on the SiGe source and drain regions. In some embodiments of the invention, the step of forming the silicon capping layers may be performed at a temperature in a range from about 700° C. to about 800° C. and may even include in doping the silicon capping layers with carbon dopants. At least portions of these silicon capping layers may then be converted to respective silicide contact regions using a silicidation process.
According to additional embodiments of the invention, the step of forming the silicide contact regions may be preceded by implanting source and drain region dopants into the epitaxially-grown SiGe source and drain regions, in particular, the step of epitaxially growing the silicon capping layers from the SiGe source and drain regions may be preceded by implanting source and drain region dopants into the SiGe source and drain regions.
According to further embodiments of the invention, the gate electrode may include a nitride capping layer thereon and the step of epitaxially growing the silicon capping layers may be preceded by removing the nitride capping layer from the gate electrode using an etching process that also recesses the SiGe source and drain regions. Alternatively, the nitride capping layer may be removed after the silicon capping layers are epitaxially grown on the SiGe source and drain regions.
According to still further embodiments of the invention, the step of forming suicide contact regions includes forming suicide contact regions on upper surfaces of the silicon capping layers, which are elevated relative to a surface of the semiconductor region upon which the gate electrode is formed.
Additional methods of forming field effect transistors according to embodiments of the invention may include forming an insulated gate electrode on a semiconductor active region and covering the insulated gate electrode with a first silicon nitride spacer layer. The first silicon nitride spacer layer is then selectively etched using a reactive ion etching (RIE) technique that yields first nitride spacers on sidewalls of the insulated gate electrode and source/drain recesses in the semiconductor active region. The insulated gate electrode and the first nitride spacers are then covered with a second silicon nitride spacer layer. This second silicon nitride spacer layer is then selectively etched to yield second nitride spacers on sidewalls of the insulated gate electrode and further deepen the source/drain recesses in the semiconductor active region. These source/drain recesses are then at least partially filled by epitaxially growing silicon capping layers therein and forming silicide contact regions on the silicon capping layers. Moreover, in the event the insulated gate electrode includes a nitride capping layer thereon, the step of filling the source/drain recesses may be preceded by a step to remove the nitride capping layer using a reactive ion etching technique that also deepens the source/drain recesses.
The present invention now will be described more fully with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like reference numerals refer to like elements throughout.
It will be understood that when an element or layer is referred to as being “on,” “connected to” or “coupled to” another element or layer (and variants thereof), it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer (and variants thereof), there are no intervening elements or layers present. Like reference numerals refer to like elements throughout.
It will be understood that, although the terms first, second, third, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.
Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the term “below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the present invention, As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprising”, “including”, having” and variants thereof, when used in this specification, specify the presence of stated features, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, steps, operations, elements, components, and/or groups thereof. In contrast, the term “consisting of” when used in this specification, specifies the stated features, steps, operations, elements, and/or components, and precludes additional features, steps, operations, elements and/or components.
Embodiments of the present invention are described herein with reference to cross-section and perspective illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the present invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the present invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, a sharp angle may be somewhat rounded due to manufacturing techniques/tolerances.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which the present invention belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
As illustrated by
Referring now to
According to additional embodiments of the invention, the epitaxial silicon regions 50 may be formed to define raised source/drain regions having upper surfaces that are elevated relative an upper surface of the substrate 10. These silicon regions 50 may also receive a separate source/drain implant in order to have a sufficiently high conductivity. As shown by
As further illustrated by
Thereafter, as shown by
As illustrated by
Referring now to
In the drawings and specification, there have been disclosed typical preferred embodiments of the invention and, although specific terms are employed, they are used in a generic and, descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.
This U.S. non-provisional patent application is a continuation of U.S. patent application Ser. No. 13/313,881, filed Dec. 7, 2011 the entire contents of which are hereby incorporated by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 13313881 | Dec 2011 | US |
Child | 15049792 | US |