Claims
- 1. A method of fabricating a bottom and top gated thin film transistor, comprising:forming a bottom gate layer on a semiconductor substrate; forming a bottom gate dielectric layer over the bottom gate layer; forming a layer of semiconductive material over the bottom gate dielectric layer; defining source, drain and channel regions within the layer of semiconductive material; forming a top gate dielectric layer over the layer of semiconductive material; forming a top gate layer over the top gate dielectric layer; etching the composite top gate, top gate dielectric, and semiconductive material layers in a pattern which defines a top gate, top gate dielectric and body outline, the bottom gate including a portion extending outwardly beyond the outline, the etching defining an exposed top gate sidewall surface and an exposed sidewall surface of the semiconductive material; forming a layer of insulating dielectric over the etched top gate and exposed sidewall surfaces; anisotropically etching the insulating dielectric layer to define an insulating sidewall spacer, the sidewall spacer leaving the top gate sidewall surface exposed; exposing a portion of the bottom gate extending outwardly beyond the outline; forming a layer of electrically conductive material over the outwardly exposed top gate sidewall surface and exposed portion of the bottom gate; and anisotropically etching the layer of conductive material to define an electrically conductive sidewall link electrically interconnecting the top gate sidewall surface and the bottom gate.
- 2. The method of fabricating a bottom and top gated thin film transistor of claim 1 wherein both anisotropic etches are conducted without photomasking relative to the spacer and sidewall link formations.
- 3. The method of fabricating a bottom and top gated thin film transistor of claim 1 wherein the electrically conductive material and resultant sidewall link comprise polysilicon.
- 4. The method of fabricating a bottom and top gated thin film transistor of claim 1 comprising forming the sidewall spacer to partially overlap the top gate sidewall surface.
- 5. The method of fabricating a bottom and top gated thin film transistor of claim 1 comprising forming the sidewall spacer to partially overlap the top gate sidewall surface, and wherein the electrically conductive material and resultant sidewall link comprise polysilicon.
- 6. The method of fabricating a bottom and top gated thin film transistor of claim 1 wherein both anisotropic etches are conducted without photomasking relative to the spacer and sidewall link formation, the sidewall spacer is formed to partially overlap the top gate sidewall surface, and the electrically conductive material and resultant sidewall link comprise polysilicon.
- 7. The method of fabricating a bottom and top gated thin film transistor of claim 1 wherein the composite etching is conducted to be selective to the bottom gate dielectric layer, the anisotropically etching the insulating dielectric layer including etching of the bottom gate dielectric layer.
- 8. The method of fabricating a bottom and top gated thin film transistor of claim 1 wherein the defining of the source and drain regions occurs after the anisotropic etching of the layer of conducting material.
- 9. The method of fabricating a bottom and top gated thin film transistor of claim 1 wherein the composite etching defines an opposing pair of outwardly exposed top gate sidewall surfaces and an opposing pair of exposed sidewall surfaces of the semiconductive material, the method further comprising formation of two sidewall spacers and two conductive sidewall links by the respective anisotropic etchings.
RELATED PATENT DATA
This patent resulted from a continuation application of U.S. application Ser. No. 08/771,437 filed Dec. 20, 1996, now U.S. Pat. No. 5,736,437, which is continuation application of U.S. application Ser. No. 08/561,105 filed Nov. 21, 1995, now U.S. Pat. No. 5,650,655; which resulted from a continuation application of U.S. application Ser. No. 08/236,486 filed Apr. 28, 1994, U.S. Pat. No. 5,493,130; which resulted from a divisional application of U.S. application Ser. No. 08/075,035 filed Jun. 10, 1993, now U.S. Pat. No. 5,348,899; which resulted from a continuation-in-part application of U.S. application Ser. No. 08/061,402 filed May 12, 1993, abandoned.
US Referenced Citations (14)
Foreign Referenced Citations (4)
Number |
Date |
Country |
59-112656 |
Jun 1984 |
JP |
60-0083370 |
May 1985 |
JP |
62-274662 |
Nov 1987 |
JP |
4254322 |
Sep 1992 |
JP |
Non-Patent Literature Citations (2)
Entry |
Colinge, J., et al., “Silicon-On-Insulator ‘Gate-All-Around Device’”, IEEE, IEDM 90-595-99 (1990). |
Tanaka, T., et al., Analysis of P+ PolySi Double-Gate Thin-Film SOI MOSFETS, IEEE, IEDM 91-683-86 (1991). |
Continuations (3)
|
Number |
Date |
Country |
Parent |
08/771437 |
Dec 1996 |
US |
Child |
09/025214 |
|
US |
Parent |
08/561105 |
Nov 1995 |
US |
Child |
08/771437 |
|
US |
Parent |
08/236486 |
Apr 1994 |
US |
Child |
08/561105 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/061402 |
May 1993 |
US |
Child |
08/075035 |
|
US |