Claims
- 1. A method of fabricating an integrated circuit, comprising:forming a lower conductive layer over a semiconductive substrate; forming a first insulative material over the lower conductive layer; forming a middle conductive layer over the first insulative material, the middle conductive layer having a side surface; forming a second insulative material over the middle conductive layer, the second insulative material having a side surface, and wherein the side surfaces of the middle conductive layer and the second insulative material define a common lateral sidewall; forming an upper conductive layer over the second insulative material, the middle conductive layer being electrically insulated from the lower and upper conductive layers by the first and second insulative layers; forming an electrically insulating material against the common lateral sidewall to cover the side surfaces of the middle conductive layer and the second insulative material; forming an electrically conductive link electrically interconnecting the upper conductive layer and the lower conductive layer, the electrically conductive link being electrically insulated from the middle conductive layer by the electrically insulating material against the side surface of the middle conductive layer, the electrically conductive link joining the upper conductive layer at a location above the side surface of the middle conductive layer, and joining the lower conductive layer at a location below the side surface of the middle conductive layer; and wherein each of the upper, lower and middle conductive layers comprises polysilicon.
- 2. A method of fabricating an integrated circuit, comprising:forming a lower conductive layer over a semiconductive substrate; forming a first insulative material over the lower conductive layer, forming a middle conductive layer over the first insulative material, the middle conductive layer having a side surface; forming a second insulative material over the middle conductive layer, the second insulative material having a side surface, and wherein the side surfaces of the middle conductive layer and the second insulative material define a common lateral sidewall; forming an upper conductive layer over the second insulative material, the middle conductive layer being electrically insulated from the lower and upper conductive layers by the first and second insulative layers; forming an electrically insulating material against the common lateral sidewall to cover the side surfaces of the middle conductive layer and the second insulative material; forming an electrically conductive link electrically interconnecting the upper conductive layer and the lower conductive layer, the electrically conductive link being electrically insulated from the middle conductive layer by the electrically insulating material against the side surface of the middle conductive layer, the electrically conductive link joining the upper conductive layer at a location above the side surface of the middle conductive layer, and joining the lower conductive layer at a location below the side surface of the middle conductive layer; and wherein the forming the electrically insulating material against the common lateral sidewall comprises forming the electrically insulating material over the first insulative material.
- 3. The method of claim 2 wherein the forming the electrically insulating material against the common lateral sidewall comprises forming the electrically insulating material laterally to the common lateral sidewall.
- 4. A method of fabricating an integrated circuit, comprising:forming a lower conductive layer over a semiconductive substrate; forming a first insulative material over the lower conductive layer; forming a middle conductive layer over the first insulative material, the middle conductive layer having a side surface; forming a second insulative material over the middle conductive layer, the second insulative material having a side surface, and wherein the side surfaces of the middle conductive layer and the second insulative material define a common lateral sidewall; forming an upper conductive layer over the second insulative material, the middle conductive layer being electrically insulated from the lower and upper conductive layers by the first and second insulative layers; forming an electrically insulating material against the common lateral sidewall to cover the side surfaces of the middle conductive layer and the second insulative material; forming an electrically conductive link electrically interconnecting the upper conductive layer and the lower conductive layer, the electrically conductive link being electrically insulated from the middle conductive layer by the electrically insulating material against the side surface of the middle conductive layer, the electrically conductive link joining the upper conductive layer at a location above the side surface of the middle conductive layer, and joining the lower conductive layer at a location below the side surface of the middle conductive layer; and wherein the upper conductive layer has a side surface; the side surfaces of the middle conductive layer, the second insulative material and the upper conductive material defining a common lateral sidewall.
- 5. The method of claim 4 wherein the forming the electrically insulating material against the common lateral sidewall comprises forming the electrically insulating material to cover the side surface of the middle conductive layer, the side surface of the second insulative material, and at least a portion of the side surface of the upper conductive material.
Parent Case Info
This patent resulted from a divisional application of U.S. patent application Ser. No. 09/025,214, filed on Feb. 18, 1998, now U.S. Pat. No. 6,306,696, which resulted from a continuation application of U.S. patent application Ser. No. 08/771,437, filed Dec. 20, 1996, now U.S. Pat. No. 5,736,437 which is a continuation application of U.S. application Ser. No. 08/561,105, filed Nov. 21,1995, now U.S. Pat. No. 5,650,655 which resulted from a continuation application of U.S. application Ser. No. 08/236,486, filed Apr. 28, 1994, now U.S. Pat. No. 5,498,130 which resulted from a divisional application of U.S. application Ser. No. 08/075,035, filed Jun. 10, 1993, now U.S. Pat. No. 5,348,899 which resulted from a continuation-in-part application of U.S. application Ser. No. 08/061,402 filed May 12, 1993, now abandoned.
US Referenced Citations (23)
Foreign Referenced Citations (4)
Number |
Date |
Country |
59-112656 |
Jun 1984 |
JP |
60-0083370 |
May 1985 |
JP |
62-274662 |
Nov 1987 |
JP |
4254322 |
Sep 1992 |
JP |
Non-Patent Literature Citations (2)
Entry |
Colinge, J., et al., “Silicon-On-Insulator ‘Gate-All-Around Device’”, IEEE, IEDM 90-595-99 (1990). |
Tanaka, T., et al., Analysis of P30 PolySi Double-Gate Thin-Film SOI MOSFETS, IEEE, IEDM 91-683-86 (1991). |
Continuations (3)
|
Number |
Date |
Country |
Parent |
08/771437 |
Dec 1996 |
US |
Child |
09/025214 |
|
US |
Parent |
08/561105 |
Nov 1995 |
US |
Child |
08/771437 |
|
US |
Parent |
08/236486 |
Apr 1994 |
US |
Child |
08/561105 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/061402 |
May 1993 |
US |
Child |
08/075035 |
|
US |