The invention pertains to methods of forming semiconductor constructions.
Trenched isolation regions (such as, for example, shallow trench isolation regions) are commonly utilized in integrated circuitry for electrically isolating electrical components from one another. The isolation regions extend into a semiconductor substrate, and comprise insulative material formed within trenches that have been etched into the substrate.
A problem that can occur during formation of trenched isolation regions is that voids can become trapped in the trenches during deposition of the insulative material within the trenches. The voids will have dielectric properties different than that of the insulative material, and accordingly will alter the insulative properties of the isolation regions. In response to this problem, numerous technologies have been developed for eliminating void formation within trenched isolation regions.
It is becoming increasingly difficult to eliminate void formation with increasing levels of integration. Specifically, trenched isolation regions are becoming narrower and deeper with increasing levels of integration, which renders it more difficult to uniformly fill the trenched isolation regions with insulative material.
In light of the above-discussed difficulties, it would be desirable to develop new methods for fabrication of trenched isolation regions which alleviate problems associated with voids. Although the invention described herein was motivated, at least in part, by the desire to alleviate problems associated with void formation in trenched isolation regions, persons of ordinary skill in the art will understand upon reading this disclosure and the claims that follow that aspects of the invention can have applications beyond trenched isolation regions.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
The invention includes trenched structures configured to trap voids in particular regions of the trenches. The voids can thus be uniformly and controllably incorporated into a plurality of trenched structures across a substrate. Accordingly, the invention includes aspects in which prior art problems associated with the voids are alleviated, not by eliminating the voids, but rather by developing structures which can control the locations of the voids.
Exemplary aspects of the invention are described with reference to
Referring to
Substrate 12 is shown to comprise a planar, or at least substantially planar, top surface 13.
Hard mask layers (which can alternatively be referred to as hard masking layers) 14 and 16 are formed over the top surface of substrate 12; with the layer 14 shown to be directly against the top surface 13 of substrate 12, and the layer 16 shown to be directly against the layer 14.
The layer 14 can, for example, comprise, consist essentially of, or consist of silicon oxide; and the layer 16 can, for example, comprise, consist essentially of, or consist of silicon nitride. Accordingly, the layers 14 and 16 can be referred to as a silicon oxide-containing layer and a silicon nitride-containing layer, respectively.
Although two hard mask layers are shown, it is to be understood that the invention also includes aspects in which only a single hard mask layer is utilized, in which no hard mask layers are utilized, or in which more than two hard mask layers are utilized.
Patterned photoresist 18 is formed over layer 16. The photoresist can be patterned by photolithographic processing. The patterned photoresist has openings 20 and 22 extending therethrough to expose regions of hard mask layer 16. The openings 20 and 22 can correspond to trenches extending longitudinally in a direction into and out of the page relative to the cross-sectional view of
Referring to
Referring to
The etching into substrate 12 forms openings 40 and 42 (in some cases trenches) within the substrate. The openings 40 and 42 have bottoms (or bases) 21 and 25, respectively; and have sidewalls 23 and 27, respectively. The sidewalls extend from the bottoms to the top surface 13.
The openings 40 and 42 have widths 30 and 32, respectively, corresponding to distances between the sidewalls; and the openings 40 and 42 have depths 34 and 36, respectively, which correspond to the distance between the bottoms of the openings and the upper surface 13 of the substrate. The widths of the openings can be, for example, from about 5 nanometers to about 100 nanometers; in some aspects from about 7 nanometers to about 35 nanometers; and in some aspects from about from about 10 nanometers to about 100 nanometers. The depths of the openings can be, for example, from about 80 nanometers to about 400 nanometers; in some aspects from about 80 nanometers to about 150 nanometers; and in some aspects from about 100 nanometers to about 400 nanometers.
The openings formed within the substrate at the processing stage of
The formation of the openings 40 and 42 within the substrate leaves a mesa 44 of the substrate projecting upwardly between the openings. In some aspects, the openings 40 and 42 can be considered to be spaced from one another by the region of the substrate corresponding to mesa 44.
Referring to
Layer 46 can be formed by any suitable method. In particular aspects, the layer is formed by so-called mode technology. Initially, construction 10 is provided within a suitable reaction chamber, and then surfaces of the construction are exposed to a pre-deposition treatment with one or more of C2H4, CH4, CH3F/N2, CH3F/CO and C2H4/H2; at high pressure (typically a pressure of at least about 140 millitorr), and source power of from about 200 watts to about 1200 watts, with a source frequency of 2 MHz, 27 MHz or 60 MHz for a time of at least about 20 seconds (with a typical time being about 30 seconds).
Subsequently, and while the construction remains within the reaction chamber, formation of layer 46 is conducted utilizing alternating cycles of deposition and etch. Typically, three or more cycles of deposition/etch will be utilized to form the carbon-containing layer over the surfaces. The deposition can, for example, utilize one or more of CH3F/N2, CH3F/CO, and CH3F/H2; and the etch can, for example, utilize one or both of CF4/Ar and CH3F/N2. In particular aspects, the initial treatment of the surfaces (discussed above) and the deposition components of the deposition/etch cycles will be conducted at a higher pressure than the etch components of the deposition/etch cycles. Also, the deposition components of the deposition/etch cycles can be conducted at lower substrate bias than the etch components of the deposition/etch cycles.
In an exemplary aspect, the deposition component of a deposition/etch cycle is conducted at a pressure of about 140 millitorr, with a source power of about 400 watts at about 27 MHz frequency, and for a time of at least about five seconds; and the etch component of the deposition/etch cycle is conducted at a pressure of about 40 millitorr, with a source power of about 800 watts at about 27 MHz frequency, and for a time that is at least about one second less than the time of the deposition component of the cycle. The deposition component of the deposition/etch cycle can utilize CH3F at a flow rate of about 150 standard cubic centimeters per minute (sccm), N2 at a flow rate of about 75 sccm, and Ar at a flow rate of about 210 sccm, for a time of about 6 seconds. The etch component of the deposition/etch cycle can utilize CF4 at a flow rate of about 75 sccm, for a time of about 4 seconds. In an exemplary application, the deposition/etch cycle is repeated 6 times, with each deposition component of each deposition/etch cycle being conducted for a time of about 12 seconds, and each etch component being conducted for a time of about 7 seconds.
The combination utilization of the above-discussed deposition/etch cycles can form layer 46 to have different properties along horizontal surfaces (such as over top surfaces of resist 18) than along vertical sidewall surfaces. In some aspects, the portion of layer 46 extending over horizontal top surfaces can be harder than the portion along sidewall surfaces; with the portion extending over top surfaces corresponding to one or both of graphite and diamond-like carbon, and the portion extending along sidewall surfaces corresponding to hydrocarbons or fluorocarbons. As is known to persons of ordinary skill in the art, graphite, diamond, hydrocarbons and fluorocarbons can all comprise repeating carbon-containing subunits.
Layer 46 can be formed to a thickness of, for example, from about 5 nanometers to about 50 nanometers; although preferred widths can vary depending on the width of opening 42.
Referring to
The punch-through etch can be conducted in the same reaction chamber as the deposition/etch cycle. In some aspects, the pre-treatment, deposition/etch cycles, and punch-through etch are all conducted in the same reaction chamber, and without breaking vacuum to the chamber from initiation of the pre-treatment until completion of the punch-through etch.
The shown punch-through etch is selective for liner 46 relative to substrate 12. The etch may also have some selectivity for liner 46 relative to photoresist 18, but typically such will be significantly less than the selectivity of the etch relative to substrate 12.
Referring to
The narrow openings 50 and 52 have bottoms (or bases), and sidewalls extending from the bottoms to the bases of the wide openings 40 and 42.
As mentioned above, the invention includes aspects in which openings 40 and 42 are trenches extending longitudinally into and out of the page relative to the cross-sectional views of the drawings. In such aspects, openings 50 and 52 can correspond to trenches which are narrower than the trenches 40 and 42 to which they join.
Referring to
Referring next to
The narrow openings 50 and 52 are configured to at least substantially entirely retain the voids relative to the wide openings 40 and 42, with the term “substantially entirely retained within the narrow openings” meaning that the vast majority of the volume of a void is retained within a narrow opening rather than within the wide opening to which the narrow opening is joined. More specifically, such phrase means that at least about 75% of the volume of a void is retained within a narrow opening. In some aspects, the entirety of a void will be retained within the narrow opening. In other words, the entirety of the void will be at or below the elevational level of steps (in other words, the remaining portions of the bases of the wide openings) which join the narrow openings to the wide openings (exemplary steps are labeled 61 and 63 in
In the shown aspect of the invention, the narrow openings have substantially vertical sidewalls, and similarly the wide upper openings have substantially vertical sidewalls. The steps 61 and 63 extend substantially perpendicularly to the substantially vertical sidewalls, and in some aspects can extend exactly perpendicularly to the substantially vertical sidewalls.
Utilization of perpendicularly-extending steps can provide clear delineation between the wide openings and the narrow openings joined thereto, which can assist in forcing the voids to be retained substantially entirely within the narrow openings. In contrast, utilization of steps having a very gradual slope between the narrow openings and the wide openings can create difficulty in controlling the location of the voids.
Although material 58 is formed over mask layers 14 and 16 in the aspect of the invention of
Regardless of whether the aspect of
If the material 58 within openings 40, 42, 50 and 52 is electrically insulative, such material can form trenched isolation regions within the openings. In such aspects, the voids 60 and 62 can also be considered to be part of the trenched isolation regions. It can be advantageous to incorporate the voids into trenched isolation regions in that the voids will typically have very low dielectric constants, which can be desired for some applications of trenched isolation regions.
It is noted that the voids 60 and 62 will typically be filled with gas. If material 58 seals the voids from the atmosphere exterior of material 58, the particular gas within the voids can be the ambient present during deposition of material 58 at the processing stage of
The trenched isolation region formed within openings 40 and 50 can be referred to as a first trenched isolation region 70, and the trenched isolation region formed within openings 42 and 52 can be referred to as a second trenched isolation region 72. Any suitable circuitry can be formed proximate the trenched isolation regions to incorporate the trenched isolation regions into an integrated circuit construction.
Referring to
The wordline 80 extends across the trenched isolation regions 70 and 72, and also across the semiconductor substrate region 44 between the trenched isolation regions. The transistor construction 90 (which will be described in more detail below, and which is more clearly illustrated in
Referring to
Referring to
The source/drain regions 92 and 94 of
The transistor device 90 can be utilized in numerous applications, including, for example, in memory cells. If the transistor device is utilized in memory cells, one of the source/drain regions 92 and 94 can be electrically coupled to a charge storage device, while the other is electrically coupled to a bitline. In the shown aspect of
The transistor structure of
The aspect of the invention discussed above formed the carbon-containing liner 46 (
Referring to
Construction 200 differs from the construction 10 of
Referring next to
Referring to
Referring to
Referring to
Referring next to
In some aspects of the invention, the shape of the trenches (50 and 52 of
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
Number | Name | Date | Kind |
---|---|---|---|
4356211 | Riseman | Oct 1982 | A |
4472240 | Kameyama | Sep 1984 | A |
4533430 | Bower | Aug 1985 | A |
4639288 | Price et al. | Jan 1987 | A |
4825277 | Mattox et al. | Apr 1989 | A |
5021846 | Ueno | Jun 1991 | A |
5801083 | Yu et al. | Sep 1998 | A |
5872045 | Lou et al. | Feb 1999 | A |
5928428 | Horie | Jul 1999 | A |
5930595 | Sridhar et al. | Jul 1999 | A |
5945707 | Bronner et al. | Aug 1999 | A |
6121082 | Linliu et al. | Sep 2000 | A |
6150212 | Divakaruni et al. | Nov 2000 | A |
6265281 | Reinberg | Jul 2001 | B1 |
6277709 | Wang et al. | Aug 2001 | B1 |
6322634 | Pan | Nov 2001 | B1 |
6376893 | Rha | Apr 2002 | B1 |
6383877 | Ahn et al. | May 2002 | B1 |
6432843 | Kim et al. | Aug 2002 | B1 |
6437417 | Gilton | Aug 2002 | B1 |
6445072 | Subramanian et al. | Sep 2002 | B1 |
6518641 | Mandelman et al. | Feb 2003 | B2 |
6541825 | Kuroi et al. | Apr 2003 | B2 |
6562696 | Hsu et al. | May 2003 | B1 |
6566229 | Hong et al. | May 2003 | B2 |
6596607 | Ahn | Jul 2003 | B2 |
6617662 | Park | Sep 2003 | B2 |
6620681 | Kim et al. | Sep 2003 | B1 |
6624496 | Ku et al. | Sep 2003 | B2 |
6627529 | Ireland | Sep 2003 | B2 |
6683354 | Heo et al. | Jan 2004 | B2 |
6693050 | Cui et al. | Feb 2004 | B1 |
6727150 | Tang | Apr 2004 | B2 |
6780721 | Farrar | Aug 2004 | B2 |
6791155 | Lo et al. | Sep 2004 | B1 |
6841440 | Kuroi et al. | Jan 2005 | B2 |
6867098 | Park et al. | Mar 2005 | B2 |
6897120 | Trapp | May 2005 | B2 |
7038289 | Marty et al. | May 2006 | B2 |
7105397 | Hieda et al. | Sep 2006 | B2 |
7196396 | Ohta | Mar 2007 | B2 |
7208812 | Ohta | Apr 2007 | B2 |
7279377 | Reuger et al. | Oct 2007 | B2 |
7332408 | Violette | Feb 2008 | B2 |
7332789 | Violette | Feb 2008 | B2 |
7439157 | Bian et al. | Oct 2008 | B2 |
20020038901 | Kuroi et al. | Apr 2002 | A1 |
20020055205 | Lin et al. | May 2002 | A1 |
20020090795 | Anh et al. | Jul 2002 | A1 |
20020146914 | Huang et al. | Oct 2002 | A1 |
20030143810 | Kuroi et al. | Jul 2003 | A1 |
20030207579 | Rattner et al. | Nov 2003 | A1 |
20040029389 | Lo | Feb 2004 | A1 |
20040097077 | Nallan et al. | May 2004 | A1 |
20040102031 | Kloster et al. | May 2004 | A1 |
20040147093 | Marty et al. | Jul 2004 | A1 |
20040224510 | Sandhu et al. | Nov 2004 | A1 |
20040232496 | Chen et al. | Nov 2004 | A1 |
20040235240 | Hsu et al. | Nov 2004 | A1 |
20050112843 | Fischer et al. | May 2005 | A1 |
20050161729 | Dong et al. | Jul 2005 | A1 |
20050287731 | Bian et al. | Dec 2005 | A1 |
20060043455 | Batra et al. | Mar 2006 | A1 |
20060255426 | Inoue et al. | Nov 2006 | A1 |
20070170528 | Partridge et al. | Jul 2007 | A1 |
20080128781 | Violette | Jun 2008 | A1 |
Number | Date | Country |
---|---|---|
2 826 179 | Dec 2002 | FR |
2206175 | Aug 1990 | JP |
2000-0075409 | Dec 2000 | KR |
2002-0027161 | Apr 2002 | KR |
WO8503041 | Jul 1985 | WO |
Number | Date | Country | |
---|---|---|---|
20070238295 A1 | Oct 2007 | US |