Claims
- 1. A method of forming a transistor comprising:providing a substrate having a conductive line disposed thereon, the conductive line comprising an insulating region, a conductive region and a silicide region; forming a first conductive material in electrical communication with the conductive line, the first conductive material having an upper surface; covering the upper surface with an insulative material; forming a structure over the insulative material, the structure comprising an SiO2 layer and a second conductive material over the SiO2 layer, the structure having a pair of opposing sidewalls having a lower portion comprising exposed SiO2 and an upper portion comprising exposed second conductive material; depositing a dielectric layer over the structure, over the insulative material and covering the pair of opposing sidewalls; without photomasking after the depositing, anisotropically etching the dielectric material to form insulative spacers that cover less than the entirety of the pair of opposing sidewalls; and forming an electrically conductive link between the first and second conductive materials, the electrically conductive link being in electrical contact with a portion of sidewall not covered by the insulative spacer.
- 2. The method of claim 1, wherein the forming the electrically conductive link comprises:depositing a third conductive material over the structure and over the insulative spacers; and without photomasking after depositing the third conductive material, anisotropically etching the third conductive material.
- 3. The method of claim 2, wherein the third conductive material comprises conductively doped polysilicon.
- 4. The method of claim 1, wherein the first conductive material comprises polysilicon.
- 5. The method of claim 1, wherein the structure further comprises a layer of polycrystalline silicon disposed between the SiO2 layer and the insulative material.
- 6. The method of claim 1, wherein the anisotropically etching the dielectric material exposes a potion of the upper surface.
RELATED PATENT DATA
This patent resulted from a divisional application of U.S. patent application Ser. No. 09/884,292, filed on Jun. 18, 2001, which resulted from a divisional application of U.S. patent application Ser. No. 09/025,214, now U.S. Pat. No. 6,306,696, filed on Feb. 18, 1998, which resulted from a continuation application of U.S. patent application Ser. No. 08/771,437, filed Dec. 20, 1996 now U.S. Pat. No. 5,736,437, which is a continuation application of U.S. application Ser. No. 08/561,105, filed Nov. 21, 1995 now U.S. Pat. No. 5,650,655; which resulted from a continuation application of U.S. application Ser. No. 08/236,486, filed Apr. 28, 1994 now U.S. Pat. No. 5,493,130; which resulted from a divisional application of U.S. application Ser. No. 08/075,035, filed Jun. 10, 1993 now U.S. Pat. No. 5,384,899; which resulted from a continuation-in-part application of U.S. application Ser. No. 08/061,402, filed May 12, 1993 now abandoned.
US Referenced Citations (24)
Foreign Referenced Citations (4)
Number |
Date |
Country |
59-112656 |
Jun 1984 |
JP |
60-0083370 |
May 1985 |
JP |
62-274662 |
Nov 1987 |
JP |
4254322 |
Sep 1992 |
JP |
Non-Patent Literature Citations (2)
Entry |
Colinge, J., et al., “Silicon-On-Insulator ‘Gate-All-Around Device’”, IEEE, IEDM 90-595-99 (1990). |
Tanaka, T., et al., Analysis of P + PolySi Double-Gate Thin-Film SOI MOSFETS, IEEE, IEDM 91-683-86 (1991). |
Continuations (3)
|
Number |
Date |
Country |
Parent |
08/771437 |
Dec 1996 |
US |
Child |
09/025214 |
|
US |
Parent |
08/561105 |
Nov 1995 |
US |
Child |
08/771437 |
|
US |
Parent |
08/236486 |
Apr 1994 |
US |
Child |
08/561105 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/061402 |
May 1993 |
US |
Child |
08/075035 |
|
US |