Claims
- 1. A method of forming a field effect transistor comprising:forming a patterned bottom gate electrode of the field effect transistor, the bottom gate electrode having a source side and a drain side; forming a thin film over the bottom gate electrode; forming a patterned top gate electrode of the field effect transistor, the top gate electrode having a first side and a second side, the first side of the top gate electrode underlapping the bottom gate electrode on the source side and the second side of the top gate electrode overlapping the bottom gate electrode on the drain side; providing a channel of the field effect transistor within the thin film between the top and bottom electrodes; providing an insulative spacer proximate the channel; and providing an electrically conductive link electrically connecting the top and bottom electrodes and separated from the channel by the insulative spacer.
- 2. The method of claim 1 wherein the providing the insulative spacer comprises anisotropically etching an insulative spacer material.
- 3. The method of claim 1 wherein the providing the conductive link comprises anisotropically etching a conductive material.
- 4. The method of claim 1 wherein the providing the electrically conductive link comprises:depositing a conductive material; and without photomasking after the depositing, anisotropically etching the conductive material.
- 5. The method of claim 4 wherein the conductive material comprises conductively doped polysilicon.
- 6. The method of claim 1 wherein the insulative spacer is provided in physical contact with the channel.
- 7. The method of claim 1 wherein the conductive link is provided in physical contact with the top and bottom gates.
RELATED PATENT DATA
This patent resulted from a divisional application of U.S. patent application Ser. No. 09/025,214, filed on Feb. 18, 1998, which resulted from a continuation application of U.S. patent application Ser. No. 08/771,437 now U.S. Pat. No. 5,736,437 file date Dec. 20, 1996, which is a continuation application of U.S. application Ser. No. 08/561,105; file date Nov. 21, 1995 which now U.S. Pat. No. 5,650,655 resulted from a continuation application, of U.S. Application Ser. No. 08/236,486; file date Apr. 28, 1994 now U.S. Pat. No. 5,493,130 which resulted from a divisional application of U.S. application Ser. No. 08/075,035 file date Jun. 10, 1993 now U.S. Pat. 5,348,899, which resulted from a continuation-in-part application of U.S. application Ser. No. 08/061,402 file date May 12, 1993 now abandoned.
US Referenced Citations (24)
Foreign Referenced Citations (4)
Number |
Date |
Country |
59-112656 |
Jun 1984 |
JP |
60-00833370 |
May 1985 |
JP |
62-274662 |
Nov 1987 |
JP |
4254322 |
Sep 1992 |
JP |
Non-Patent Literature Citations (2)
Entry |
Colinge, J., et. al., “Silicon-On-Insulator ‘Gate-All-Around Device’”, IEEE, IEDM 90-595-99 (1990). |
Tanaka, T., et. al., Analysis of P+ PolySi Double-Gate Thin-Film SOI MOSFETS, IEEE, IEDM 91-683-86 (1991). |
Continuations (3)
|
Number |
Date |
Country |
Parent |
08/771437 |
Dec 1996 |
US |
Child |
09/025214 |
|
US |
Parent |
08/561105 |
Nov 1995 |
US |
Child |
08/771437 |
|
US |
Parent |
08/236486 |
Apr 1994 |
US |
Child |
08/561105 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/061402 |
May 1993 |
US |
Child |
08/075035 |
|
US |