T. Suemitsu et al., “30-nm Gate InAlAs/InaGaAs HEMTs Lattice Matched to InP Substrates,” International Electron Devices Meeting 1998 Technical Digest, pp. 223-226 (1998). |
M.M. Ahmed et al., “Novel electron beam lithography technique for submicron T-gate fabrication”, J. Vac. Sci. Technol. B., vol. 15, No. 2, pp. 306-310 (1997). |
R. Grundbacher et al., “Utilization of an Electron Beam Resist Process to Examine the Effects of Asymmetric Gate Recess on the Device Characteristics of AlGaAs/InGaAs PHEMT's”, IEEE Transactions on Electron Devices, vol. 44, No. 12, pp. 2136-2141 (1997). |
H. Brech et al., “Influence of T-Gate Shape and Footprint Length on PHEMT High Frequency Performance”, 19th Annual GaAs IC Symposium, Technical Digest 1997, Anaheim, California, pp. 66-69 (1997). |
A. Hulsmann et al., “0.15 μm T-Gate E-Beam Lithography Using Crosslinked P(MMA/MAA) Developed in Ortho-Xylene Resulting in High Contrast and High Plasma Stability for Dry Etched Recess Gate Pseudomorphic MODFETs for MMIC Production”, Microelectronic Engineering 23, pp. 437-440 (1994). |