Claims
- 1. A MFMOS one transistor memory device comprising:a semiconductor substrate; an oxide layer positioned on said substrate, wherein said oxide layer is manufactured of a material chosen from the group consisting of ZrO2, HfO2, Y2O3, La2O3 and mixtures thereof and has a dielectric constant of at least 10: a bottom electrode positioned on said oxide layer: and a ferroelectric layer positioned on said bottom electrode.
- 2. The device of claim 1 wherein said ferroelectric layer comprises PGO.
- 3. A MFMOS one transistor memory device comprising:a semiconductor substrate comprising P-type silicon; an oxide layer comprising ZrO2 positioned on said substrate, said oxide layer having a dielectric constant of at least 10; a bottom electrode comprising Iridium positioned on said oxide layer; a barrier layer is positioned between said bottom electrode and said oxide layer, said barrier layer comprising Titanium; a ferroelectric layer positioned on said bottom electrode, said ferroelectric layer comprising PGO; and a top electrode comprising Platinum positioned on said ferroelectric layer.
- 4. A MFMOS memory device comprising:a semiconductor substrate; an oxide layer positioned on said substrate wherein said oxide layer is manufactured of a material chosen from the group consisting of ZrO2, HfO2, Y2O3, La2O3 and mixtures thereof; a bottom electrode positioned on said oxide layer; and a ferroelectric layer positioned on said bottom electrode.
- 5. The device of claim 4 wherein said oxide layer defines a dielectric constant of at least 10.
- 6. The device of claim 4 wherein said ferroelectric layer comprises PGO.
- 7. The device of claim 4 wherein a threshold voltage of the device is greater than 0.0 volts when the device is in a conductive state.
- 8. The device of claim 4 wherein a threshold voltage of the device is larger than an operating voltage of the, device when the device is in a non-conductive state.
- 9. The device of claim 4 wherein a remnant polarization (2Pr) of the device is in a range of 2.31 to 3.6 μC/cm2, and wherein an electrical charge (2Ec) of the device is in a range of 28.4 to 32.8 K V/cm.
- 10. The device of claim 4 wherein the device defines a memory window of at least 3.0 vols.
- 11. The device of claim 4 wherein a barrier layer is positioned between said bottom electrode and said oxide layer, wherein said semiconductor substrate comprises P-type silicon, said oxide layer comprises ZrO2, said barrier layer comprises Titanium, said bottom electrode comprises Iridium, said ferroelectric layer comprises PGO, and wherein a top electrode comprising Platinum is positioned on said ferroelectric layer.
Parent Case Info
This application is a divisional of application Ser. No. 09/819,879, flied Mar. 27, 2001 now U.S. Pat. No. 6,503,763, entitled “MFMOS Capacitors With High Dielectric Constant Materials and A method of Making the Same,” invented by Tingkai Li et al., now U.S. Letters Pat. No. 6,503,763.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
6531325 |
Hsu et al. |
Mar 2003 |
B1 |
6541279 |
Hayashi et al. |
Apr 2003 |
B2 |
6559469 |
Paz de Araujo et al. |
May 2003 |
B1 |
6566148 |
Hsu et al. |
May 2003 |
B2 |