Claims
- 1. A method of manufacturing a wafer package comprising:
providing a first wafer, a second wafer, and a micro device; forming a bonding pad and a peripheral pad on said first wafer, said peripheral pad encompassing said bonding pad; forming on said second wafer a first seal substantially matching the perimeter of said bonding pad and a second seal encompassing said first seal and matching said peripheral pad; forming a well in said second wafer; bonding said first and said second wafers together using said first and said second seals and said bonding and peripheral pads to form a hermetically sealed volume therebetween, said second wafer positionable with said well over said bonding pad, and said micro device in said hermetically sealed volume between said seals; and removing a portion of said second wafer whereby said well becomes a through hole in said second wafer, said through hole open to said bonding pad on said first wafer.
- 2. The method of manufacturing a wafer package as claimed in claim 1 wherein forming said first and said second seals includes:
forming a seed layer on said second wafer; processing said seed layer to leave a seal-patterned material thereon; depositing said seals on said seed layer using said seal-patterned material; removing said seal-patterned material; and removing said seed layer formerly under said seal-patterned material.
- 3. The method of manufacturing a wafer package as claimed in claim 1 wherein forming said well in said second wafer includes:
processing said second wafer to leave a well-patterned material thereon; forming a well of a predetermined depth in said second wafer using said well-patterned material; and removing said well-patterned material.
- 4. The method of manufacturing a wafer package as claimed in claim 1 including:
forming a seed layer on said second wafer and in said well, said seed layer conductively connected to said second seal.
- 5. The method of manufacturing a wafer package as claimed in claim 1 wherein forming said first and second seals includes:
forming a seed layer on said second wafer and in said well; processing said seed layer to leave a seal-patterned material thereon; depositing said seals on said seed layer using said seal-patterned material; and removing said seed layer formerly under said seal-patterned material with said seed layer in said well in conductive contact with one of said seals; and forming an outside bonding pad in conductive contact with said seed layer in contact with said one of said seals.
- 6. The method of manufacturing a wafer package as claimed in claim 1 wherein:
bonding is performed at a low temperature under compression whereby said first seal is cold weld bonded to said bonding pad and said second seal is cold weld bonded to said peripheral pad.
- 7. The method of manufacturing a wafer package as claimed in claim 1 including:
placing said wafer package in a micro device utilizing system; and connecting said micro device utilizing system and said bonding pad on said first wafer.
- 8. The method of manufacturing a wafer package as claimed in claim 1 including:
defining a recess in one of said wafers whereby a tall micro device can be accommodated.
- 9. The method of manufacturing a wafer package as claimed in claim 1 wherein:
providing said micro device includes processing at least one of said first and said second wafers to form said micro device therein.
- 10. The method of manufacturing a wafer package as claimed in claim 1 wherein:
forming said first and said second seals forms said seals using a material selected from a group consisting of gold, silicon, indium, aluminum, copper, silver, an alloy thereof, and a compound thereof.
- 11. A method of manufacturing a wafer package comprising:
forming a bonding pad and a peripheral pad on a base wafer, said peripheral pad encompassing said bonding pad; forming on a cap wafer a first seal encompassing the perimeter of said bonding pad and a second seal encompassing said first seal and substantially matching said peripheral pad; forming a well of a predetermined depth in said cap wafer in a position positionable over said bonding pad; bonding said base wafer and said cap wafer together using said first and said second seals to respectively bond to said bonding pad and said peripheral pad to form a hermetically sealed volume therebetween, said cap wafer positionable with said well open over said bonding pad, and said micro device disposed in said hermetically sealed volume between said seals; and removing a portion of said cap wafer until the thickness of said cap wafer is less than the predetermined depth of said well whereby said well becomes a through hole through said cap wafer, said through hole open to said bonding pad on said base wafer.
- 12. The method of manufacturing a wafer package as claimed in claim 11 wherein forming said first and said second seals on said cap wafer includes:
sputtering a seed layer on said cap wafer; photolithographically processing said seed layer to leave a seal-patterned thick photoresist thereon; depositing said seals on said seed layer using said seal-patterned thick photoresist; removing said seal-patterned thick photoresist; and removing said seed layer formerly under said seal-patterned thick photoresist.
- 13. The method of manufacturing a wafer package as claimed in claim 11 wherein forming a well of a predetermined depth in said cap wafer includes:
photolithographically processing said cap wafer to leave a well-patterned photoresist thereon; etching a well of a predetermined depth in said cap wafer using said well-patterned photoresist; and removing said well-patterned photoresist.
- 14. The method of manufacturing a wafer package as claimed in claim 11 wherein forming said first seal includes:
forming a seed layer on said cap wafer and in said well; processing said seed layer to leave a seal-patterned material thereon; depositing said first seal on said seed layer using said seal-patterned material; and removing said seed layer formerly under said seal-patterned material with said seed layer in said well in conductive contact with said first seal; and forming an outside bonding pad in conductive contact with said seed layer in contact with said first seal after removing said portion of said cap wafer whereby said outside bonding pad is conductively connected to said bonding pad through said seed layer in said through hole.
- 15. The method of manufacturing a wafer package as claimed in claim 14 including;
placing said wafer package into a micro device utilizing system; and connecting said micro device utilizing system to said outside bonding pads.
- 16. The method of manufacturing a wafer package as claimed in claim 11 wherein:
bonding is performed at temperatures up to 350 degrees Centigrade until cold weld bonding occurs.
- 17. The method of manufacturing a wafer package as claimed in claim 11 including:
placing said wafer package in a micro device utilizing system; and bonding wires between said micro device utilizing device and said bonding pad on said base wafer.
- 18. The method of manufacturing a wafer package as claimed in claim 11 including: defining a recess in said cap wafer whereby a tall micro device can be accommodated.
- 19. The method of manufacturing a wafer package as claimed in claim 11 wherein:
providing said micro device includes processing at least one of said first and cap wafers to form an integrated circuit therein.
- 20. The method of manufacturing a wafer package as claimed in claim 11 wherein:
forming said first and said second seals forms said seals using a material selected from a group consisting of gold, silicon, indium, aluminum, copper, silver, an alloy thereof, and a compound thereof for said first and said second seals, and a material selected from a group consisting of chromium, nickel, titanium, and alloys thereof for bonding said first and said second seals to said cap wafer.
- 21. A wafer package comprising:
a base wafer having a bonding pad and a peripheral pad formed thereon, said peripheral pad encompassing said bonding pad; a cap wafer having a bonding pad seal and a peripheral pad seal formed thereon, said bonding pad seal bonding around the perimeter of said bonding pad and said peripheral pad seal bonding with said peripheral pad to define a hermetically sealed volume between said cap wafer and said base wafer, said cap wafer defining a through hole therein positioned over said bonding pad, said through hole providing access to said bonding pad; and a micro device associated with at least one of said wafers, said micro device being disposed inside said peripheral pad seal and outside said bonding pad seal in said hermetically sealed volume, said micro device in conductive contact with said bonding pad.
- 22. The wafer package as claimed in claim 21 including:
a seed layer in said through hole conductively connected to said bonding pad by said bonding pad seal.
- 23. The wafer package as claimed in claim 22 including:
an outside bonding pad connected to said seed layer in said through hole conductively connected to said bonding pad by said seed layer.
- 24. The wafer package as claimed in claim 23 wherein:
said outside bonding pad is offset from said through hole.
- 25. The wafer package as claimed in claim 24 including:
a micro device utilizing device connected to said outside bonding whereby said micro device utilizing device is connected to said micro device.
- 26. The wafer package as claimed in claim 21 wherein:
said cap wafer defines a recess located above said micro device whereby a tall micro device is accommodated.
- 27. The wafer package as claimed in claim 21 including:
a micro device utilizing system; and a connection between said micro device utilizing system and said bonding pad on said base wafer through said through hole in said cap wafer.
- 28. The wafer package as claimed in claim 21 wherein:
said cap wafer and said base wafer are of the same material; and said first and said second seals include a material selected from a group consisting of gold, silicon, indium, aluminum, copper, silver, an alloy thereof, and a compound thereof.
- 29. The wafer package as claimed in claim 21 wherein:
said micro device is selected from a group consisting of an active device, a passive device, and a combination thereof.
- 30. The wafer package as claimed in claim 21 wherein:
said micro device is an integrated circuit in one of said wafers.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This is a Continuation of copending U.S. patent application by Richard C. Ruby, Tracy E. Bell, Frank S. Geefay, and Yogesh M. Desai titled “MICROCAP WAFER-LEVEL PACKAGE”, identified by Ser. No. 09/359,844 and filed on Jul. 23, 1999.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09415284 |
Oct 1999 |
US |
Child |
09969432 |
Oct 2001 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09359844 |
Jul 1999 |
US |
Child |
09415284 |
Oct 1999 |
US |