Claims
- 1. A multi-layer semiconductor circuit comprising:a first layer comprising a plurality of encapsulated conductive lines on a substrate and a plurality of voids, one void between each adjacent pair of encapsulated conductive lines, each encapsulated line having a top, a bottom, and opposite sides encapsulated by a conductive barrier layer on top of an adhesion-promotion layer; and a structurally supportive, non-metal cap layer comprising a first solid material at least partially covering the top of the encapsulated conductive lines in the first layer and separating the voids and encapsulated conductive lines in the first layer from any subsequent layers, each void defined by the sidewalls of the adjacent encapsulated conductive lines, an upper surface of the substrate, and a lower surface of the cap layer; wherein each void comprises air as a dielectric and is completely free of the first solid material therein.
- 2. The multi-layer semiconductor circuit of claim 1 wherein the conductive lines comprise tungsten, the adhesion-promotion layer comprises titanium tungsten, and the barrier layer comprises tungsten nitride.
- 3. The multi-layer semiconductor circuit of claim 1 wherein the structurally supportive cap layer is planar.
- 4. A multi-layer semiconductor circuit comprising a plurality of encapsulated conductive lines, each encapsulated line having a top, a bottom, and opposite sides, wherein at least the top, the bottom, and the opposite sides of each encapsulated line are encapsulated by a conductive barrier layer on top of an adhesion-promotion layer, the barrier layer having an upper surface that is flush with both (a) a planar lower surface of a cap layer over the barrier layer, and (b) a planar upper surface of a an air dielectric layer between the sides of the encapsulated conductive lines.
- 5. The multi-layer semiconductor circuit of claim 4 wherein the conductive lines comprise tungsten, the adhesion-promotion layer comprises titanium tungsten, and the barrier layer comprises tungsten nitride.
Parent Case Info
This application is a divisional of U.S. patent application Ser. No. 09/185,185, filed on Nov. 3, 1998, now abandoned.
US Referenced Citations (25)
Foreign Referenced Citations (1)
Number |
Date |
Country |
10-256256 |
Sep 1998 |
JP |