Claims
- 1. A microprocessor device formed in a single integrated circuit chip, comprising:
- a CPU core that executes instructions in response to a core clock signal;
- a bus interface unit that transfers data between external terminals of the microprocessor device and said CPU core, the bus interface unit transferring data in accordance with a bus clock signal;
- a clock generator that receives a signal of a first frequency from a source external to the microprocessor and generates said core clock signal from said signal of said first frequency;
- a clock control coupled to said clock generator and having a first condition and a second condition, said first condition causing said clock generator to produce said core clock signal at a second frequency which is a multiple of said first frequency, and said second condition causing said clock generator to produce said core clock signal at said first frequency.
- 2. The microprocessor device according to claim 1 wherein said clock control includes at least one external control pin, said at least one external control pin enabling receipt of an input from a source external to the microprocessor device to place the clock control into the first condition or the second condition.
- 3. The microprocessor device according to claim 1 wherein said clock control includes at least one bonding pad on said integrated circuit chip to permanently select the first condition or the second condition via at least one pin.
- 4. The microprocessor device according to claim 3 wherein the microprocessor device is housed in a package, and said at least one bonding pad is coupled to the package with wire bonding.
- 5. The microprocessor device according to claim 3 wherein the microprocessor device is housed in a package, and said at least one bonding pad is coupled to the package by tape-automated bonding.
- 6. The microprocessor device according to claim 1 wherein said clock control includes an metal pattern on a face of said integrated circuit chip wired in a first position to select said first condition and in a second position to select said second condition.
- 7. The microprocessor device according to claim 1 wherein the second frequency is double the first frequency.
- 8. A method of making microprocessors, each of said microprocessor being in the form of a single integrated circuit chip with interconnections on a face of said integrated circuit chip, said microprocessors including a first plurality of microprocessors with a first plurality of interconnections on said face of a first plurality of said integrated circuit chips and a second plurality of microprocessors with a second plurality of interconnections on said face of a second, different plurality of said integrated circuit chips, said method comprising the steps of:
- forming a number of said integrated circuit chips, each of said integrated circuit chips having:
- a CPU core area containing a core that executes instructions, the core operating at a clock speed responsive to a core clock signal applied to said core;
- a bus control area containing a bus interface unit that transfers data between external terminals of said integrated circuit chip and said core, the bus interface unit operating at a clock speed responsive to a bus clock signal applied to said bus control area;
- a clock generator area containing a clock generator operable to receive a signal of a first frequency and to generate said core clock signal;
- a clock control coupled to said clock generator and having a first condition and a second condition, said first condition causing said clock generator to produce said core clock signal at a second frequency which is a multiple of said first frequency, and said second condition causing said clock generator to produce said core clock signal at said first frequency;
- forming said first plurality of interconnections on said face of said first plurality of said integrated circuit chips to define said first condition of said clock control; and
- forming said second plurality of interconnections on said face of said second, different plurality of said integrated circuit chips to define said second condition of said clock control.
- 9. The method according to claim 8 wherein said step of forming said number of integrated circuit chips includes forming said integrated circuit chips on wafers having a large number of integrated circuit chips, then after said steps of forming said interconnections, dividing said wafers into separate integrated circuit chips.
- 10. A microprocessor device formed in a single integrated circuit chip for use in a computer system, comprising:
- a CPU core that executes instructions in response to a core clock signal;
- a bus interface unit that transfers data between external terminals of the microprocessor device and said CPU core, the bus interface unit transferring data in accordance with a bus clock signal;
- a clock generator that receives a signal of a first frequency from a source external to the microprocessor and generates said core clock signal from said signal of said first frequency and said bus clock signal;
- a clock control coupled to said clock generator and having a first condition and a second condition, said first condition causing said clock generator to produce said core clock signal at a second frequency which is a multiple of said first frequency, and said second condition causing said clock generator to produce said core clock signal at said first frequency, wherein the first and second conditions are derived from a storage area in the computer system.
- 11. The microprocessor device according to claim 10 wherein the storage area is external to the integrated circuit chip.
- 12. The microprocessor device according to claim 10 wherein the storage area is on the integrated circuit chip.
- 13. The microprocessor device according to claim 10 wherein the storage area comprises a control register.
- 14. The microprocessor device according to claim 13 wherein the control register comprises a control bit, wherein the first condition is generated in response to the control bit being in a first logic state and the second condition is generated in response to the control bit being in a second logic state.
- 15. The microprocessor device according to claim 10 wherein the storage area is programmed, such that either the first condition or the second condition is generated.
- 16. The microprocessor device according to claim 10 wherein the first or second condition is generated during a reset of the microprocessor device, such that the clock control causes the clock generator to produce said core clock signal at either the second frequency or the first frequency.
Parent Case Info
This is a continuation-in-part application of co-pending application entitled, "Microprocessor Having A Core Which Operates At Twice The Frequency Of The Input Clock Of The Microprocessor", Ser. No. 07/778,575, filed on Oct. 17, 1991.
US Referenced Citations (16)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0242010 |
Dec 1987 |
EPX |
Non-Patent Literature Citations (1)
Entry |
Shanley et al., "ISA System Architecture", 1991, pp. 1-4 and 17-23. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
778575 |
Oct 1991 |
|