Claims
- 1. An electrostatic discharge (ESD) MOS transistor including a plurality of interleaved fingers, said MOS transistor formed in an I/O periphery of an integrated circuit (IC) for providing ESD protection for said IC, said MOS transistor comprising:
a P-substrate (402); a Pwell (406) disposed over said P-substrate; said plurality of interleaved fingers each comprising:
an N+ source region (320); an N+ drain region (322); and a gate region (324) formed over a channel region (421) disposed between said source and drain regions, wherein each source and drain comprise a row of contacts that is shared by an adjacent finger, wherein each contact hole in each said contact row has a distance to said gate region defined under minimum design rules for core functional elements of said IC; and wherein said Pwell forms a common parasitic bipolar junction transistor base for contemporaneously triggering each finger of said MOS transistor during an ESD event.
- 2. The MOS transistor of claim 1 wherein each said row of contacts has a contact pitch substantially equal to a contact pitch for said core functional elements of said IC under minimum design rules.
- 3. The MOS transistor of claim 1, wherein said drain regions are adapted for coupling to one of an I/O pad and a power supply; and
said source regions and said P-substrate (402) are adapted for coupling to ground.
- 4. The MOS transistor of claim 1, wherein said gate regions are adapted for coupling to ground.
- 5. The MOS transistor of claim 1, wherein the gate regions are adapted for coupling to a pre-driver circuit.
- 6. The MOS transistor of claim 1 wherein each source and drain region of each finger further comprises a ballast resistive element coupled between each contact and said gate.
- 7. The MOS transistor of claim 1 further comprising a deep Nwell (404) disposed between said P-substrate and said Pwell.
- 8. The MOS transistor of claim 7 further comprising a lateral Nwell ring (308) circumscribing said plurality of fingers, wherein said lateral Nwell ring contacts said deep Nwell, thereby completely isolating said Pwell from said P-substrate.
- 9. The MOS transistor of claim 8 further comprising a P+ substrate-tie ring (310) circumscribing said lateral Nwell ring (308).
- 10. The MOS transistor of claim 1 further comprising a lateral Nwell ring (308) circumscribing said plurality of fingers.
- 11. The MOS transistor of claim 10 further comprising a P+ substrate-tie ring (310) circumscribing said lateral Nwell ring (308).
- 13. The MOS transistor of claim 1 further comprising a P+ substrate-tie ring (310) circumscribing said plurality of fingers.
- 14. The MOS transistor of claim 1, further comprising contact pitch segmentation, wherein the contacts of said row of contacts have a pitch greater than a pitch for said core functional elements of said IC under minimum design rules.
- 15. The MOS transistor of claim 14 wherein each source and drain region of each finger further comprises a ballast resistive element coupled between each contact and said gate.
- 16. The MOS transistor of claim 1 further comprising active-area segmentation interleaved between said contacts in each said row of contacts.
- 17. The MOS transistor of claim 16, wherein said active-area segmentation comprises providing shallow trench isolation regions (606) respectively interspersed between contacts in each said row of contacts in each source and drain region.
- 18. The MOS transistor of claim 1, further comprising a plurality of perpendicular polysilicon gates formed across said source, gate, and drain regions of each said plurality of interleaved fingers, wherein the perpendicular polysilicon gates are in electrical contact with said gate regions (324) of said MOS transistor.
- 19. An electrostatic discharge (ESD) PMOS transistor including a plurality of interleaved fingers, said MOS transistor formed in an I/O periphery of an integrated circuit (IC) for providing ESD protection for said IC, said MOS transistor comprising:
a P-substrate (402); an Nwell disposed over said P-substrate; said plurality of interleaved fingers each comprising:
a P+ source region; a P+ drain region; and a gate region formed over a channel region disposed between said source and drain regions, wherein each source and drain comprise a row of contacts that is shared by an adjacent finger, each contact hole in each said contact row having a distance to said gate region defined under minimum design rules for core functional elements of said IC; and wherein said Nwell forms a common parasitic PNP bipolar junction transistor base for contemporaneously triggering each finger of said MOS transistor during an ESD event.
- 20. The MOS transistor of claim 19 wherein each said row of contacts has a contact pitch substantially equal to a contact pitch for said core functional elements of said IC under minimum design rules.
- 21. The MOS transistor of claim 19, wherein said drain regions are adapted for coupling to one of an I/O pad and ground; and
said source regions and said N-well are adapted for coupling to a power supply pad.
- 22. The MOS transistor of claim 19, wherein said gate regions are adapted for coupling to a power supply pad.
- 23. The MOS transistor of claim 19, wherein the gate regions are adapted for coupling to a pre-driver circuit.
- 24. The MOS transistor of claim 19 wherein each source and drain region of each finger further comprises a ballast resistive element coupled between each contact and said gate.
- 25. The MOS transistor of claim 19, further comprising contact pitch segmentation, wherein each contact of said row of contacts has a pitch greater than a pitch for said core functional elements of said IC under minimum design rules.
- 26. The MOS transistor of claim 25 wherein each source and drain region of each finger further comprises a ballast resistive element coupled between each contact and said gate.
- 27. The MOS transistor of claim 19 further comprising active-area segmentation interleaved between said contacts in each said row of contacts.
- 28. The MOS transistor of claim 27, wherein said active-area segmentation comprises providing shallow trench isolation regions (606) respectively interspersed between contacts in each row of each source and drain region.
- 29. The MOS transistor of claim 19, further comprising a plurality of perpendicular polysilicon gates formed across said source, gate, and drain regions of each said plurality of interleaved fingers, wherein the perpendicular polysilicon gates are electrical contact with said gate regions (324) of said MOS transistor.
- 30. An electrostatic discharge (ESD) MOS transistor formed in an I/O periphery of an integrated circuit (IC) for providing ESD protection for said IC, said MOS transistor comprising:
a plurality of interleaved fingers, where each finger comprises a gate region (324) formed over a channel region (421) disposed between a source region and a drain region, wherein each source and drain comprise a row of contacts that is shared by an adjacent finger, wherein each contact hole in each said contact row has a distance to said gate region defined under minimum design rules for core functional elements of said IC.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This patent application claims the benefit of U.S. Provisional Application, serial No. 60/449,093, filed Feb. 20, 2003; U.S. patent application Ser. No. 09/881,422, filed Jun. 14, 2001; and U.S. patent application Ser. No. 10/159,801, filed May 31, 2002; the contents of which are incorporated by reference herein in their entireties.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60449093 |
Feb 2003 |
US |