Y. Goto et al., “A Triple Gate Oxide CMOS Technology Using Fluorine Implant for System-on-a Chip”, IEEE 2000 Symposium on VLSI Technology Digest of Technical Papers, 0-7803-6308-6, 2000, 2 pages. |
L.K. Han et al., “A Modular 0.13 μm Bulk CMOS Technology for High Performance and Low Power Applications”, IEEE 2000 Symposium on VLSI Technology Digest of Technical Papers, 0-7803-6308-6, 2000, 2 pages. |
C.H. Lee et al., “A Manufacturable Multiple Gate Oxynitride Thickness Technology for System on a Chip”, IDEM, vol. 99, pp 491-494, 1999. |
C.T. Liu et al., “Multiple Oxide Thickness for 2GHz System-on-A-Chip Technologies”, IEDM, vol. 98, pp 589-592, 1998. |
M. Togo et al., “Multiple-Thickness Gate Oxide and Dual-Gate Technologies for High-Performance Logic Embedded DRAMs”, IEDM, vol. 98. pp 347-350, 1998. |