Claims
- 1. A circuit board for a semiconductor device, comprising:a plurality of pads on which the semiconductor device is to be mounted, said pads being formed on the circuit board, and said pads being disposed in a first line; a plurality of terminals formed on a side edge of the circuit board, said terminals being disposed in a second line, which is in parallel to said first line of said pads; a resist film covering an area on the circuit board between said pads and said terminals; and a barrier formed between said first line of said pads and said second line of said terminals, said barrier including a plurality of walls disposed along said second line of said terminals, and said walls being formed on said resist film.
- 2. A circuit board for a semiconductor device as claimed in claim 1, wherein said walls are parallel to each other, and a height of each said wall is not less than a diameter of a solder ball which is formed when the semiconductor device is mounted on the pads.
- 3. A circuit board for a semiconductor device as claimed in claim 1, wherein said barrier is made of resin.
- 4. A circuit board for a semiconductor device as claimed in claim 3, wherein said resin has high viscosity.
- 5. A circuit board for a semiconductor device as claimed in claim 3, wherein said resin is an epoxy resin.
- 6. A circuit board for a semiconductor device as claimed in claim 1, wherein said barrier has a height that is not less than 0.1 mm.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-354757 |
Dec 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application claims the priority benefit of Japanese Patent Application No. 10-354757, filed Dec. 14, 1998, the entire subject matter of which is incorporated herein of reference. This application is a divisional application of applicant's co-pending application Ser. No. 09/450,504, filed Nov. 30, 1999 now patented, U.S. Pat. No. 6,420,658.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
410173326 |
Jun 1998 |
JP |