D.J. Ehrlich, et al. "Submicrometer patterning by projected excimer-laser-beam induced chemistry" J. Vac. Sci Tech. B 3 (1), Jan Feb 1985 pp. 1-8. |
G.K. Wehner et al, "Substituting low energy (<30 eV) ion bombardment for elevated temperature in silicon epitaxy" J. Appl. Phys 64 (12) Dec. 15, 1988 pp. 6754-6760. |
Wolf & Tauber Silicon Processing For The VLSI ERA vol. 1: Process Technology, Lattice Press; Sunset Beach, CA (1986). |
J.H. Douglas, "The Route to 3-D Chips", High Technology Sep. 1983 pp. 55-59. |
IBM, TPB vol. 33 #9 Feb. 1991, "Debris Elimination Following Laser Etching". |
Kawasaki, et al "Ultraviolet Laser Ablation of a Silicon Wafer" Mat. Res. Soc. Symp Proc. vol. 129 (1989) pp. 371-374. |
C.W. Tu, et al "Summary Abstract: Excimer-laser-modified MBE and OMBE of (A1) 6aAs on (Ca,Sr)F.sub.2 /6aAs and 6aAs substrates," J. Vac. Sci. Technology B6, (2) Mar./Apr. 1988 p. 607. |
"Application of Focused Ion Beam Technology to Maskless Ion Implantation in a Molecular Beam Epitaxy Grown GaAs or AlGaAs Epitaxial Layer for Three-Dimensional Pattern Doping Crystal Growth", Miyauchi & Hashimoto, J. Vac. Sci. Technology A4 3, May/Jun. 1986, pp. 933-938. |
"A GaAs Gate Heterojunction FET", Solomon, Knoedler & Wright, IEEE Electron Device Letters, vol. EDL-5, No. 9, Sep., 1984, pp. 379-381. |
"Transistor Action in Si/CoSI2 Heterostructures", Hensel, Levi, Tung & Gibson, Appl. Phys. Lett., vol. 47, No. 2, Jul. 15, 1985, pp. 151-153. |
"Double Heteroepitzxy in the Si(111)/CoSi2/Si Structure", Saitoh, Ishiwara & Furukawa, APL, Vo. 37, Jul. 15, 1980. |
"Purposes of Three-Dimenstional Circuits", Terao & Van de Wiele, IEEE, Nov. 1987, pp. 31-33. |
"Three-Dimensional VLSI: A Case Study", Rosenberg, Journal of Association for Computing Machinery, vol. 30, No. 3, Jul., 1983, p. 397. |
"Artificial Neural Networks", Hopfield, IEEE, Sep., 1988, pp. 3-10. |
"BJT-MOSFET Transductance Comparisons", Warner, Jr. & Schrimpf, IEEE Transactions on Electron Devices, vol. ED-34, No. 5, Part 1 May, 1987. |
"Overview of Dry Wafer Cleaning Processes", Ruzyllo, Chapter 5, "Handbook of Silicon Wafer Cleaning Technology", Noyes Publications, 1993, p. 3. |