MOS transistor that inhibits punchthrough

Information

  • Patent Grant
  • 6489651
  • Patent Number
    6,489,651
  • Date Filed
    Friday, June 16, 2000
    24 years ago
  • Date Issued
    Tuesday, December 3, 2002
    21 years ago
Abstract
A MOS transistor that includes: a semiconductor substrate; a well region formed in the semiconductor substrate, where a trench region is defined in the well region; an isolator formed on a corner of the trench region, where the trench region is filled with polysilicon; a gate conductor formed over the trench region; and source/drain regions formed within the well region laterally aligned to the gate conductor. A suitable method to form the MOS transistor includes the acts of: forming a well region in a semiconductor substrate; forming a trench region in the well region; forming an isolator in a corner of the trench region; filling the trench region with polysilicon; forming a gate conductor formed over the trench region; and forming source/drain regions within the well region on opposite sides of the gate conductor.
Description




BACKGROUND OF THE INVENTION




1. Field of the Invention




The present invention relates to a process for fabricating semiconductor devices, and more particularly, to a MOS transistor and a method for fabricating the same.




2. Description of the Related Art





FIG. 1

shows a conventional MOS transistor. The conventional MOS transistor includes a P or N-type semiconductor substrate


1


, a well region


3


formed in the semiconductor substrate


1


doped with impurities having conductivity opposite to those doped in the substrate


1


, and isolation regions


2


realized by forming openings in the semiconductor substrate


1


and filling the openings with an oxide material (e.g. silicon oxide).




Formed over a “channel portion” of the well region


3


are a gate oxide layer


4


and a polysilicon gate structure


5


(hereinafter “gate conductor” refers to both gate oxide layer


4


and a polysilicon gate structure


5


together). Oxide spacers


7


are formed along sidewalls of the gate oxide layer


4


and the gate structure


5


. Formed in the well region


3


between the gate structure


5


and the isolation regions


2


are source/drain region


6


into which impurities having a conductivity opposite to that of the impurities doped into the well region


3


, are shallowly doped.




Where a channel length, i.e., the spacing between the source and drain regions (item C of

FIG. 1

) of the above described MOS transistor is less than 2 μm, “short channel effects” such as punchthrough can occur. Punchthrough is associated with the merging of source and drain depletion layers, i.e., when the drain depletion layer extends across the substrate and reaches the source depletion layer, thereby causing a destructive conduction path or leakage current between the source and drain. A drain depletion layer forms and spreads as the voltage applied across the transistor from the drain to the source (hereinafter drain-source voltage V


DS


) is increased. At a certain drain-source voltage V


DS


called the punchthrough voltage, the width of the drain depletion layer approaches the channel length, and the depletion regions meet, resulting in punchthrough. Punchthrough results in, e.g., a constant drain current for increasing drain voltages.




Therefore, what is needed is a method and apparatus for controlling punchthrough in semiconductor devices.




SUMMARY




An embodiment of the present invention includes a MOS transistor that includes: a semiconductor substrate; a well region formed in the semiconductor substrate, where a trench region is defined in the well region; an isolator formed on a corner of the trench region, where the trench region is filled with polysilicon; a gate conductor formed over the trench region; and source/drain regions formed within the well region laterally aligned to the gate conductor.




An embodiment of the present invention includes a method of forming a MOS transistor, including the acts of: forming a well region in a semiconductor substrate; forming a trench region in the well region; forming an isolator in a corner of the trench region; filling the trench region with polysilicon; forming a gate conductor formed over the trench region; and forming source/drain regions within the well region on opposite sides of the gate conductor.




Various embodiments of the present invention will be more fully understood in light of the following detailed description taken together with the accompanying drawings.











BRIEF DESCRIPTION OF THE DRAWINGS





FIG. 1

is a cross-sectional view illustrating a conventional MOS transistor of the prior art.





FIGS. 2



a


to


2




e


illustrate, in cross-section, a portion of a semiconductor device as it undergoes sequential processing steps for forming a MOS transistor in accordance with an embodiment of the present invention.





FIG. 3

depicts a cross-sectional view illustrating a MOS transistor in accordance with an embodiment of the present invention.





FIG. 4

depicts a cross-sectional view illustrating a MOS transistor in accordance with an embodiment of the present invention with depletion regions.











DETAILED DESCRIPTION




This application claims priority from South Korean patent applications, Nos. 97-78391 and 97-78392 both filed on Dec. 30, 1997, disclosures of which are incorporated herein by reference.




A method for making a MOS transistor in accordance with an embodiment of the present invention will be described with reference to

FIGS. 2



a


to


2




e


. All dimensions and parameters herein are exemplary.




Referring to

FIG. 2



a


, well region


12


is formed by implanting P or N-impurities into a semiconductor substrate


10


(e.g. polysilicon or monocrystalline). An exemplary dosage level, implant energy, and material to form well region


12


are respectively 1×10


13


−10×10


13


ions/cm


2


, 500 keV-1 MeV, and charged phosphorous (P+) or charged boron (B+). Next, isolation regions


11


are formed in the substrate


10


to define a transistor area. An exemplary depth D and width W


1


of isolation regions


11


are respectively approximately 3000-5000 Å and approximately 0.25-0.35 μm. The isolation regions


11


can be formed through a LOCOS method (localized oxidation of silicon) or a trench isolation method. Next, as shown in

FIG. 2



a


, a photoresist pattern


13


is formed over the substrate


10


.




Next, the substrate


10


is etched using the photoresist pattern


13


as a mask such that a trench T is formed in the well region


12


(

FIG. 2



a


). An exemplary depth Y and width X of the trench T are respectively approximately 2000-4000 Å and approximately 0.2-0.3 μm. After removing the photoresist pattern


13


, an oxide layer


14


′ is formed over the substrate


10


and trench T using, e.g., an APCVD (atmospheric pressure chemical vapor deposition) method or an LPCVD (low-pressure chemical vapor deposition) method (

FIG. 2



b


).




Next, second isolators


14


are formed on inner corners of the trench T by, e.g., anisotropically etching the oxide layer


14


′ (

FIG. 2



c


). It is preferable that second isolators


14


are formed such that an upper side thereof reaches a depth L from upper substrate surface U. An exemplary depth L and width W of each second isolator


14


are respectively approximately 0.1-0.3 μm and approximately 0.5-1.5 μm. A lateral distance LD between second isolators


14


is approximately less than 0.1 μm.




Next, as shown in

FIG. 2



d,


a polysilicon layer


16


A is formed over structure


200


C of

FIG. 2



c,


completely filling trench T. In another embodiment, a silicon-nitride or silicon-oxide layer may be formed over the substrate


10


, before the polysilicon layer


16


A is formed, to prevent the substrate from being damaged. Next, a photoresist pattern


13


A is formed on a portion of the polysilicon layer


16


A that covers trench T.




The polysilicon layer


16


A is etched using the photoresist pattern


13


A as a mask such that a polysilicon structure


16


B remains on the substrate


10


(

FIG. 2



e


). After removing the photoresist pattern


13


A, the remaining polysilicon structure


16


B protruding above the surface of the substrate


10


is removed by a conventional chemical mechanical polishing (CMP) process to flatten the surface of substrate. If isolation regions


11


are formed through a LOCOS process, isolation regions


11


can extend over the surface of the substrate


10


, making the surface of the substrate uneven. The CMP process can thus remove any extending portion(s) of isolation regions


11


simultaneously with the removal of any protruding portion of the remaining polysilicon structure


16


B thereby to flatten the surface of substrate.




Referring to

FIG. 3

, next a gate oxide layer


17


and polysilicon gate structure


18


are each formed, in the listed order, using conventional methods that are well known to those skilled in the art of semiconductor fabrication (hereinafter the term “gate conductor” refers to gate oxide layer


17


and polysilicon gate structure


18


together). Exemplary heights of each of gate oxide layer


17


and polysilicon gate structure


18


are respectively approximately 25-40 Å and approximately 1500-2500 Å. In this embodiment, as depicted in

FIG. 3

, second isolators


14


are formed below gate conductor, i.e., vertically aligned with gate conductor and below upper substrate surface U.




Next, source/drain regions


19


are formed to be laterally aligned to the gate conductor by shallowly implanting impurities having a conductivity opposite to that of those doped in the well


12


. An exemplary dosage level, implant energy, and material to form source and drain regions


19


A and


19


B are respectively 1×10


15


−1×10


18


ions/cm


2


, 5-25 keV, and phosphorous (P), arsenic (As), boron (B), or boron triflouride ions (BF


2


). Source and drain regions


19


A and


19


B are each formed to a depth P. Note that the depth L of the upper side of second isolators


14


is closer to the upper substrate surface U than the depth P of source and drain regions


19


A and


19


B.




Next insulative sidewall spacers


20


are formed using conventional methods that are well known to those skilled in the art of semiconductor fabrication. An exemplary width of each of sidewall spacers


20


is approximately 800-1500 Å.

FIG. 3

depicts the resulting MOS transistor


300


in accordance with an embodiment of the present invention.




Referring to

FIG. 4

, for example, where a voltage V is applied between source/drain regions


19


A and


19


B, depletion regions, shown in broken lines, form around source/drain regions


19


A and


19


B. Advantageously, second isolators


14


inhibit the expansion of depletion regions about the source/drain regions


19


A and


19


B to inhibit formation of a conduction path or leakage current between the regions


19


A and


19


B, thereby increasing the voltage between the regions


19


A and


19


B required to achieve punchthrough. Second isolators


14


further inhibit hot-carrier injection between the regions


19


A and


19


B.




The above-described embodiments are illustrative and not limiting. It will thus be obvious to those skilled in the art that various changes and modifications may be made without departing from this invention in its broader aspects. Therefore, the appended claims encompass all such changes and modifications as fall within the scope of this invention.



Claims
  • 1. A MOS transistor having a semiconductor substrate, comprising:a transistor area defined by a first isolation area formed in the semiconductor substrate, the semiconductor substrate having an upper surface; a gate oxide layer formed over the transistor area; a gate conductor formed over the gate oxide layer, wherein the gate conductor defines a channel region; a source and a drain; and a second isolator formed in the substrate between the source and the drain and below the upper surface of the semiconductor substrate, the gate oxide layer and the gate conductor; wherein the second isolator does not extend to the upper surface of the semiconductor substrate.
  • 2. The MOS transistor of claim 1 wherein the second isolator is formed in the substrate so that its upper side is closer to the upper surface than a depth of the source/drain region.
  • 3. The MOS transistor of claim 1 wherein when a voltage is applied across the source and the drain, a depletion region is formed at a bottom surface of each of the source and the drain and extends into the semiconductor substrate, the second isolator inhibiting the depletion region from expanding beyond a topmost surface of the second isolator.
  • 4. A MOS transistor comprising:a semiconductor substrate having an upper surface; a well region formed in the semiconductor substrate, wherein a trench is defined in the well region, the trench having a top surface located at the upper surface of the semiconductor substrate; an isolator formed on a corner of the trench region, wherein the trench is filled to the top surface with polysilicon; a gate conductor formed over the top surface of the trench; and a source and a drain formed within the well region laterally aligned to the gate conductor.
  • 5. The MOS transistor of claim 4 wherein the isolator is formed in the substrate so that its upper side is closer to an upper surface of the semiconductor substrate than a depth of the source and the drain.
  • 6. The MOS transistor of claim 4 wherein when a voltage is applied across the source and the drain, a depletion region is formed at a bottom surface of each of the source and the drain and extends into the semiconductor substrate, the isolator inhibiting the depletion region from expanding beyond a topmost surface of the isolator.
  • 7. The MOS transistor of claim 4 wherein the source and the drain region have a depth in the semiconductor substrate that extends below a topmost surface of said isolator.
  • 8. The MOS transistor of claim 4, wherein the isolator does not extend to the top surface of the trench.
  • 9. A MOS transistor having a semiconductor substrate comprising:a transistor area formed in a trench region of the semiconductor substrate, the semiconductor substrate having an upper surface, the trench having a bottom surface, a top surface, and corners at the bottom surface; a gate conductor above the trench region and the upper surface of the semiconductor substrate, wherein the gate conductor defines a channel region; source and drain regions, the trench region located in the channel region and between the source and drain regions; and isolating regions located in the corners of the trench region, wherein the trench region is filled with polysilicon, and the isolating regions do not extend to the top surface of the trench.
  • 10. The MOS transistor of claim 9 wherein when a voltage is applied across the source region and the drain region, a depletion region is formed at a bottom surface of each of the source and drain regions and extends into the semiconductor substrate, the isolating regions inhibiting the depletion region from expanding beyond a topmost surface of the isolating regions.
  • 11. The MOS transistor of claim 9 wherein the source and the drain have a depth in the semiconductor substrate that extends below a topmost surface of said isolator.
  • 12. A MOS transistor comprising:a semiconductor substrate having an upper surface; a trench in the semiconductor substrate between a source and a drain, said trench having a top surface, a bottom surface, a corner at the bottom surface, a sidewall, and a depth below the top surface, the top surface of the trench located at the upper surface of the semiconductor substrate; an isolator formed on each bottom corner of the trench, each isolator having a height from the bottom surface of the trench, the height of each isolator less than the depth of the trench, wherein the trench is filled with polysilicon; a gate conductor formed above the top surface of the trench and the upper surface of the substrate.
  • 13. The MOS transistor of claim 12 wherein a portion of the isolator is located below at least a portion of a depletion region formed at a bottom surface of each of the source and the drain when a voltage is applied across the source and the drain, the isolator inhibiting the depletion region from expanding beyond a topmost surface of the isolator.
  • 14. A MOS transistor having a semiconductor substrate comprising:a transistor area formed in a trench region of the semiconductor substrate, the semiconductor substrate having an upper surface, the trench having a bottom surface, a top surface, and corners at the bottom surface, the top surface of the trench located at the upper surface of the semiconductor substrate; a gate conductor above the trench region and the upper surface of the semiconductor substrate, wherein the gate conductor defines a channel region; source and drain regions, the trench region located in the channel region and between the source and drain regions; and isolating regions located in the corners of the trench region, wherein the trench region is filled to the top surface with polysilicon and the isolating regions do not extend to the top surface of the trench.
  • 15. The MOS transistor of claim 14 wherein the isolating regions are formed in the substrate so that an upper side of the isolating regions is closer to the upper surface of the substrate than a depth of the source and drain regions.
  • 16. The MOS transistor of claim 14 wherein the source and the drain have a depth in the semiconductor substrate that extends below a topmost surface of said isolator.
Priority Claims (2)
Number Date Country Kind
97-78391 Dec 1997 KR
97-78392 Dec 1997 KR
CROSS REFERENCE TO RELATED APPLICATION

This application is a divisional of application Ser. No. 09/223,236, filed Dec. 30, 1998 now U.S. Pat. No. 6,200,841, entitled “A MOS Transistor That Inhibits Punchthrough And Method For Fabricating The Same.

US Referenced Citations (12)
Number Name Date Kind
4523213 Konaka et al. Jun 1985 A
5453635 Hsu et al. Sep 1995 A
5472894 Hsu Dec 1995 A
5773343 Lee et al. Jun 1998 A
5817558 Wu Oct 1998 A
5843820 Lu Dec 1998 A
5864159 Takahashi Jan 1999 A
5943581 Lu Aug 1999 A
5962894 Gardener Oct 1999 A
5972758 Liang Oct 1999 A
5972759 Liang Oct 1999 A
6020621 Wu Feb 2000 A