Claims
- 1. A MOS transistor formed on a substrate including single crystal silicon in an active region of the substrate where the transistor is formed, the active region being separated by field insulation regions from other active regions on the substrate, the MOS transistor comprising:
- a gate on the top surface of the active region of the substrate, including gate insulation on said substrate and a gate electrode on said gate insulation;
- insulating side walls on opposite sides of said gate formed by anisotropic etching which removes insulating material from horizontal surfaces and leaves vertical insulating side walls, such that each said insulating side wall is a vertical surface of insulating material adjacent a horizontal surface area of the top surface, said vertical insulating side walls each having a thickness generally in the range of 70 .ANG. to 500 .ANG.;
- a source electrode formed of polycrystalline silicon on said substrate, said source electrode including a source strap portion extending adjacent a vertical side wall of said gate and contacting the top surface of the active region adjacent said side wall and a source interconnect region extending over the adjacent field insulation region, said source strap portion being greater than 1500 .ANG. thick measured perpendicularly to the surface of the substrate;
- a drain electrode formed of polycrystalline silicon on said substrate on the opposite side of said gate from said source electrode, said drain electrode including a drain strap portion extending adjacent the vertical side wall of said gate and contacting the top surface of the active region adjacent said side wall and a drain interconnect region extending over the adjacent field insulation region, said drain strap portion being greater than 1500 .ANG. thick measured perpendicularly to the surface of the substrate;
- said source and drain interconnect regions being where the respective source and drain electrodes are connected to external MOS transistor interconnects;
- said source and drain electrodes being implanted with doping impurities which are diffused through the polycrystalline silicon of said source and drain electrodes and into the single crystal silicon of the substrate;
- a source junction region in the substrate beneath where the source strap portion of said source electrode contacts the top surface of the substrate, said source junction region having a junction depth which is the depth the doping impurities diffuse from the overlying source strap portion of said source electrode into the substrate;
- a drain junction region in the substrate beneath where the drain strap portion of said drain electrode contacts the top surface of the substrate; said drain junction region having a junction depth which is the depth the doping impurities diffuse from the overlying drain strap portion of said drain electrode into the substrate; and
- said junction depth for each said source and drain junction region being a fraction of the thickness of the strap portion of the overlying electrode based on the substantially lower rate of impurity diffusion through single crystal silicon verses polycrystalline silicon, whereby thin junction regions are produced.
- 2. A MOS transistor as in claim 1 in which said source and drain junction regions each have a junction depth generally in the range of 100 .ANG. to 1000 .ANG..
- 3. A MOS transistor as in claim 1 in which the thickness of said source strap portion of said source electrode and said drain strap portion of said drain electrode is generally in the range of 2000 .ANG. to 5000 .ANG. and the polycrystalline silicon forming said electrodes is implanted with a dose of doping impurities generally in the range of 1.times.10.sup.15 to 1.times.10.sup.16 ions/cm.sup.2.
- 4. A MOS transistor as in claim 3 in which said source and drain electrodes are annealed to diffuse the doping impurities through said electrodes and into said respective source and drain junction regions to produce junction regions having a junction depth generally in the range of 100 .ANG. to 1000 .ANG..
- 5. A MOS transistor as in claim 1 including insulating material extending into said substrate to isolate the active region, and wherein said source electrode includes a source strap which is the portion of said source electrode overlying said source junction region and having said predetermined electrode thickness, and said drain electrode includes a drain strap which is the portion of said drain electrode overlying said drain junction region and having said predetermined electrode thickness, said source electrode further including a source interconnect portion operatively connected to said source strap, said source interconnect extending over said insulating material such that said insulating material separates said source interconnect from said substrate, and said drain electrode further including a drain interconnect portion operatively connected to said drain strap, said drain interconnect extending over said insulating material such that said insulating material separates said drain interconnect from said substrate, whereby the junctions between said source and drain electrodes and said substrate are generally limited to said respective source and drain junction regions to minimize parasitic capacitance in the transistor.
- 6. A MOS transistor as in claim 1 in which said source and drain interconnect regions are thinner than the respective source and drain strap portions.
- 7. A MOS transistor as in claim 1 in which said source interconnect region extends from said source strap portion generally away from said side wall of said gate, and said drain interconnect region extends from said drain strap portion generally away from said side wall of said gate.
- 8. A MOS transistor as in claim 1 in which said source strap and drain strap portions each have a thickness generally in the range of 2000 .ANG. to 5000 .ANG., the polycrystalline silicon forming said source and drain electrodes is implanted with a dose of doping impurities generally in the range of 1.times.10.sup.15 to 1.times.10.sup.16 ions/cm.sup.2, and said source and drain electrodes are annealed following implantation of doping impurities for between generally 5 seconds and 40 seconds at a temperature generally in the range of 1050.degree. C. to 1150.degree. C. to diffuse the doping impurities through the electrodes and into the respective source and drain junction regions.
- 9. A MOS transistor as in claim 8 in which said source and drain junction regions each have a junction depth generally in the range of 100 .ANG. to 1000 .ANG..
- 10. A MOS transistor as in claim 8 in which said source and drain junction regions each have a junction depth of less than 500 .ANG..
BACKGROUND AND SUMMARY OF THE INVENTION
The application is a divisional of application Ser. No. 08/616,561, filed Mar. 15, 1996, which is U.S. Pat No. 5,672,530 is a continuation-in-part of application Ser. No. 08/335,112, filed on Nov. 7, 1994, abandoned, which is a continuation of application Ser. No. 08/034,093, filed Mar. 22, 1993 abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (5)
Number |
Date |
Country |
54-159185 |
Dec 1979 |
JPX |
58-33871 |
Feb 1983 |
JPX |
60-103671 |
Jun 1985 |
JPX |
1-105576 |
Apr 1989 |
JPX |
1-274474 |
Nov 1989 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
616561 |
Mar 1996 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
034093 |
Mar 1993 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
335112 |
Nov 1994 |
|